Logic-level fast current simulation for digital CMOS circuits

被引:0
|
作者
de Clavijo, PR [1 ]
Juan-Chico, J
Díaz, MJB
Millán-Calderón, A
Martos, DG
Ostúa, E
Viejo, J
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, Av Reina Mercedes,S-N Edificio CICA, Seville 41012, Spain
[2] Univ Seville, Dept Tecnol Elect, E-41012 Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, verification of digital integrated circuit has been focused more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity but, also, it is necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model -DDM-). In the paper we present the current model for CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
引用
收藏
页码:425 / +
页数:3
相关论文
共 50 条
  • [41] Reversible Logic Based MOS Current Mode Logic Implementation in Digital Circuits
    Devi, S. Sharmila
    Bhanumathi, V
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 70 (02): : 3609 - 3624
  • [42] New dynamic logic-level converters for high performance application
    Kim, NS
    Yoon, YJ
    Cho, UR
    Byun, HG
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 93 - 96
  • [43] POWER IC DRIVES MOTORS FROM LOGIC-LEVEL PWM
    GOODENOUGH, F
    ELECTRONIC DESIGN, 1988, 36 (27) : 111 - 113
  • [44] Fast timing simulation of transient faults in digital circuits
    Dharchoudhury, A.
    Kang, S.M.
    Cha, H.
    Patel, J.H.
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 719 - 722
  • [45] Evaluation of parallel synchronous and conservative asynchronous logic-level simulations
    Univ of Bridgeport, Bridgeport, United States
    VLSI Des, 2 (91-105):
  • [46] MOS Current Mode Logic Realization of Digital Arithmetic circuits
    El-Hariry, Yassmeen M.
    Madian, Ahmed H.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 128 - 131
  • [47] DIGITAL LOGIC CIRCUITS
    HIBBERD, RG
    MACHINE DESIGN, 1968, 40 (28) : 167 - &
  • [48] FULLY DYNAMIC SWITCH-LEVEL SIMULATION OF CMOS CIRCUITS
    SUNDBLAD, R
    SVENSSON, C
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (02) : 282 - 289
  • [49] Universal Set of CMOS Gates for the Synthesis of Multiple Valued Logic Digital Circuits
    Romero, Milton Ernesto
    Martins, Evandro Mazina
    dos Santos, Ricardo Ribeiro
    Duarte Gonzalez, Mario Enrique
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (03) : 736 - 749
  • [50] Average and Maximum Power Consumption of Digital CMOS Circuits Using Logic Pictures
    Fouda, M. F.
    Abdelhalim, M. B.
    Amer, H. H.
    2009 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES 2009), 2009, : 225 - +