Logic-level fast current simulation for digital CMOS circuits

被引:0
|
作者
de Clavijo, PR [1 ]
Juan-Chico, J
Díaz, MJB
Millán-Calderón, A
Martos, DG
Ostúa, E
Viejo, J
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, Av Reina Mercedes,S-N Edificio CICA, Seville 41012, Spain
[2] Univ Seville, Dept Tecnol Elect, E-41012 Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, verification of digital integrated circuit has been focused more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity but, also, it is necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model -DDM-). In the paper we present the current model for CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
引用
收藏
页码:425 / +
页数:3
相关论文
共 50 条
  • [21] On maximum current estimation in CMOS digital circuits
    Ciuplys, D
    Larsson-Edefors, P
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 658 - 661
  • [22] Switched-current CMOS ternary logic circuits
    U.A.E. Univ, Al-Ain, United Arab Emirates
    Int J Electron, 5 (617-625):
  • [23] Average leakage current estimation of CMOS logic circuits
    de Gyvez, JP
    van de Wetering, E
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 375 - 379
  • [24] Modeling and simulation of combinational CMOS logic circuits by ANFIS
    Hayati, Mohsen
    Rezaei, Abbas
    Seifi, Majid
    Naderi, Ali
    MICROELECTRONICS JOURNAL, 2010, 41 (07) : 381 - 387
  • [25] Soft error hardening for logic-level designs
    Asadi, Hossein
    Tahoori, Mehdi B.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4139 - +
  • [26] 2 DIODES PROTECT LOGIC-LEVEL TRANSLATOR
    CHETTY, PRK
    ELECTRONICS, 1975, 48 (09): : 83 - &
  • [27] SIMULATION OF BINARY LOGIC CIRCUITS BY DIGITAL COMPUTERS
    BOYCE, AH
    EMMERSON, RC
    STRINGER, DV
    WEST, BG
    MARCONI REVIEW, 1971, 34 (181): : 121 - &
  • [28] SWITCHED-CURRENT CMOS TERNARY LOGIC-CIRCUITS
    SHOUSHA, AHM
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (05) : 617 - 625
  • [29] Fault simulation of interconnect opens in digital CMOS circuits
    Konuk, H
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 548 - 554
  • [30] Fault injection in digital logic circuits at the VHDL level
    Seward, SR
    Lala, PK
    9TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2003, : 161 - 161