Logic-level fast current simulation for digital CMOS circuits

被引:0
|
作者
de Clavijo, PR [1 ]
Juan-Chico, J
Díaz, MJB
Millán-Calderón, A
Martos, DG
Ostúa, E
Viejo, J
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, Av Reina Mercedes,S-N Edificio CICA, Seville 41012, Spain
[2] Univ Seville, Dept Tecnol Elect, E-41012 Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, verification of digital integrated circuit has been focused more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity but, also, it is necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model -DDM-). In the paper we present the current model for CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
引用
收藏
页码:425 / +
页数:3
相关论文
共 50 条
  • [1] Accurate Logic-Level Current Estimation for Digital CMOS Circuits
    Ruiz-de-Clavijo, P.
    Juan-Chico, J.
    Bellido, M. J.
    Millan, A.
    Guerrero, D.
    Ostua, E.
    Viejo, J.
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (01) : 87 - 94
  • [2] On efficient logic-level simulation of digital circuits represented by the SSBDD model
    Jutman, A
    Raik, J
    Ubar, R
    2002 23RD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 621 - 624
  • [3] Structurally Synthesized Multiple Input BDDs for Speeding up Logic-Level Simulation of Digital Circuits
    Mironov, Dmitri
    Ubar, Raimund
    Devadze, Sergei
    Raik, Jaan
    Jutman, Artur
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 658 - 663
  • [4] Reducing the logic-level of the combinational circuits
    Ye, Yizheng
    Zeng, Xianjun
    Zhang, Yan
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design & Computer Graphics, 1997, 9 (01):
  • [5] A Multi Valued Logic VHDL Package for Switch Level Simulation of Novel Digital CMOS Circuits
    Keresztes, Peter
    Tukacs, Attila
    Torok, Miklos
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 25 - 28
  • [6] Generic and Accurate Whitebox Behavioral Model for Fast Simulation of Analog Effects in Nanometer CMOS Digital Logic Circuits
    Loeckx, Johan
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2009, 51 (02) : 351 - 357
  • [7] SWITCH-LEVEL LOGIC SIMULATION OF DIGITAL BIPOLAR CIRCUITS
    HAJJ, IN
    SAAB, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (02) : 251 - 258
  • [8] FOCUS ON LOGIC-LEVEL OPTOCOUPLERS
    MULLIN, M
    ELECTRONIC DESIGN, 1986, 34 (02) : 129 - &
  • [9] A MODEL FOR COMPARING SYNCHRONIZATION STRATEGIES FOR PARALLEL LOGIC-LEVEL SIMULATION
    BAILEY, ML
    SNYDER, L
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 502 - 505
  • [10] Switching activity evaluation of CMOS digital circuits using logic timing simulation
    Juan-Chico, J
    Bellido, MJ
    Ruiz-de-Clavijo, P
    Baena, C
    Jiménez, CJ
    Valencia, M
    ELECTRONICS LETTERS, 2001, 37 (09) : 555 - 557