A study on memory characteristics of hybrid-based charge trap-type organic non-volatile memory device according to gate stack thickness

被引:0
|
作者
Jin, Jun Hyup [1 ]
Kim, Min Ju [1 ,2 ,3 ]
机构
[1] Dankook Univ, Dept Foundry Engn, Yongin 16890, Gyeonggi Do, South Korea
[2] Dankook Univ, Dept Elect & Elect Engn, Yongin 16890, Gyeonggi Do, South Korea
[3] Dankook Univ, Convergence Semicond Res Ctr, Yongin 16890, Gyeonggi Do, South Korea
关键词
Organic thin film transistor; Charge trap; Hybrid dielectric; Gate stack thickness; Electrical properties; Memory window; Device deterioration; RELIABILITY;
D O I
10.1016/j.microrel.2023.115274
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Continuous research on charge trap-type organic non-volatile memory (CT-ONVM) devices aims to achieve highly reliable large memory window characteristics, comparable to inorganic-based poly-silicon/oxide/nitride/ oxide/silicon (SONOS) devices. This study introduces hybrid-based ultra-thin films via the initiated chemical vapor deposition (iCVD) process as the gate-stack of highly reliable CT-ONVM devices. One method of achieving a wide memory window is by increasing the gate-stack thickness of hybrid-based gate stacks of CT-ONVM de-vices. However, thick gate-stacks (>50 nm) do not dramatically change the memory window and deteriorate the subthreshold swing (S.S.) compared to thin gate-stacks (<30 nm). Electrons passing through the thickened tunneling dielectric layer (TDL) generate a large number of interface traps, which degrade the S.S. and hinder the charge injection into the charge trapping layer (CTL). This contributes to the non-change of the memory window to increase along with the leakage through the blocking dielectric (BDL) to the gate electrode. Based on electrical characterization, our group proposes directions and follow-up plans to effectively improve the memory window and reliability of CT-ONVM devices.
引用
收藏
页数:7
相关论文
共 43 条
  • [1] Highly Reliable Charge Trap-Type Organic Non-Volatile Memory Device Using Advanced Band-Engineered Organic-Inorganic Hybrid Dielectric Stacks
    Kim, Min Ju
    Lee, Changhyeon
    Shin, Eui Joong
    Lee, Tae In
    Kim, Seongho
    Jeong, Jaejoong
    Choi, Junhwan
    Hwang, Wan Sik
    Im, Sung Gap
    Cho, Byung Jin
    ADVANCED FUNCTIONAL MATERIALS, 2021, 31 (41)
  • [2] Non-volatile organic memory effect with thickness control of the insulating LiF charge trap layer
    Lee, Joowon
    Hong, Won G.
    Lee, Hyoyoung
    ORGANIC ELECTRONICS, 2011, 12 (06) : 988 - 992
  • [3] An organic ambipolar charge trapping non-volatile memory device based on double heterojunctions
    Zhang, Peng
    Jacques, Emmanuel
    Pichon, Laurent
    Bonnaud, Olivier
    THIN SOLID FILMS, 2022, 759
  • [4] Organic non-volatile memory device based on cellulose fibers
    Rananavare, Anuja P.
    Kadam, Sunil J.
    Prabhu, Shivadatta V.
    Chavan, Sachin S.
    Anbhule, Prashant V.
    Dongale, Tukaram D.
    MATERIALS LETTERS, 2018, 232 : 99 - 102
  • [5] Molecular-scale charge trap medium for organic non-volatile memory transistors
    Lee, Sang-A
    Kim, Dae-Yoon
    Jeong, Kwang-Un
    Lee, Sang Hyun
    Bae, Sukang
    Lee, Dong Su
    Wang, Gunuk
    Kim, Tae-Wook
    ORGANIC ELECTRONICS, 2015, 27 : 18 - 23
  • [6] Spatial characterization of hot carriers injected into the gate dielectric stack of a MOSFET based non-volatile memory device.
    Shappir, A
    Levy, D
    Geva, G
    Shacham-Diamand, Y
    Lusky, E
    Bloom, I
    Eitan, B
    22ND CONVENTION OF ELECTRICAL AND ELECTRONICS ENGINEERS IN ISRAEL, PROCEEDINGS, 2002, : 58 - 60
  • [7] Multibit non-volatile memory based on WS2 transistor with engineered gate stack
    Zhu, Xinyi
    He, Longfei
    Yang, Yafen
    Zhang, Kai
    Zhu, Hao
    Chen, Lin
    Sun, Qingqing
    AIP ADVANCES, 2020, 10 (12)
  • [8] Overview of one transistor type of hybrid organic ferroelectric non-volatile memory
    Young Tea Chun
    Daping Chu
    Instrumentation, 2015, 2 (01) : 65 - 74
  • [9] Controlled growth of a graphene charge-floating gate for organic non-volatile memory transistors
    Park, Yunhwan
    Park, Subeom
    Jo, Insu
    Hong, Byung Hee
    Hong, Yongtaek
    ORGANIC ELECTRONICS, 2015, 27 : 227 - 231
  • [10] Reliability and Breakdown Study of Erase Gate Oxide in Split-Gate Non-Volatile Memory Device
    Luo, L.
    Shubhakar, K.
    Mei, S.
    Raghavan, N.
    Zhang, F.
    Shum, D.
    Pey, K. L.
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,