Performance of vertical gate-all-around nanowire p-MOS transistors determined by boron depletion during oxidation

被引:2
|
作者
Rossi, Chiara [1 ]
Burenkov, Alexander [1 ]
Pichler, Peter [1 ]
Baer, Eberhard [1 ]
Mueller, Jonas [2 ]
Larrieu, Guilhem [2 ]
机构
[1] Fraunhofer Inst Integrated Syst & Device Technol, Schottkystr 10, D-91058 Erlangen, Germany
[2] Univ Toulouse, LAAS CNRS, Toulouse, France
关键词
Nanowire FET; 3D TCAD; Process simulation; Device simulation; Oxidation; Boron segregation; Junctionless transistors; Gate; -all-around;
D O I
10.1016/j.sse.2022.108551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertical junctionless gate-all-around nanowire transistors show excellent electrical performance and can be fabricated using a top-down approach in conventional CMOS process technology. Thinning of the nanowires to the desired diameter is obtained by sacrificial wet oxidation. Then, the gate oxide is grown by dry oxidation. These oxidation steps deeply affect the doping distribution in the nanowire due to dopant segregation and selfinterstitial injection, especially for p-type dopants. This effect is more pronounced in 3D nanostructures with respect to bulk devices, due to geometry. Modeling the resulting doping distribution is a prerequisite for understanding the electrical properties of the devices and exploring their potential for optimization. In this work, 3D TCAD process and device simulations were performed using Synopsys Sentaurus and the results are compared with experimental data of devices fabricated at CNRS-LAAS. The impact of the implemented process and device models and their capability to predict nanowire properties and device behavior is assessed.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Compact Modeling of Schottky Gate-all-around Silicon Nanowire Transistors with Halo Doping
    Girish Shankar Mishra
    N. Mohankumar
    V. Mahesh
    Y. Vamsidhar
    M. Arun Kumar
    Silicon, 2022, 14 : 1455 - 1462
  • [42] Nanoscale Thermal Transport in Vertical Gate-All-Around Junctionless Nanowire Transistors--- Part II: Multiphysics Simulation
    Rezgui, H.
    Mukherjee, C.
    Wang, Y.
    Deng, M.
    Kumar, A.
    Muller, J.
    Larrieu, G.
    Maneux, C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6505 - 6511
  • [43] Performance of γ-irradiated gate-all-around SOI MOS OTA amplifiers
    Vandooren, A
    Francis, P
    Flandre, D
    Colinge, JP
    1997 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 62 - 63
  • [44] Junctionless gate-all-around nanowire field-effect transistors with an extended gate in biomolecule detection
    Chen, Chih-Wei
    Lin, Ru-Zheng
    Chiang, Li-Chuan
    Pan, Fu-Ming
    Sheu, Jeng-Tzong
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (02)
  • [45] Sub‑5 nm Gate-All-Around InP Nanowire Transistors toward High-Performance Devices
    Quhe, Ruge
    Ang, Yee Sin
    Lu, Jing
    Xu, Linqiang
    Xu, Lianqiang
    Li, Qiuhui
    Fang, Shibo
    Li, Ying
    Guo, Ying
    Wang, Aili
    ACS Applied Electronic Materials, 2024, 6 (01) : 426 - 434
  • [46] Vertical Ge Gate-All-Around Nanowire pMOSFETs With a Diameter Down to 20 nm
    Liu, Mingshan
    Scholz, Stefan
    Hardtdegen, Alexander
    Bae, Jin Hee
    Hartmann, Jean-Michel
    Knoch, Joachim
    Gruetzmacher, Detlev
    Buca, Dan
    Zhao, Qing-Tai
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (04) : 533 - 536
  • [47] Gate-all-around nanowire vertical tunneling FETs by ferroelectric internal voltage amplification
    Thoti, Narasimhulu
    Li, Yiming
    NANOTECHNOLOGY, 2022, 33 (05)
  • [48] Self-Heating Effects of Vertical Gate-All-Around Transistors: Analysis and Modeling
    Chen, Sihao
    Peng, Baokang
    Jiao, Yanxin
    Li, Yu
    Zhang, Lining
    Sun, Zixuan
    Xue, Yongkang
    Li, Ming
    Ji, Zhigang
    Wang, Runsheng
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (11) : 6478 - 6485
  • [49] FinFET Versus Gate-All-Around Nanowire FET: Performance, Scaling, and Variability
    Nagy, Daniel
    Indalecio, Guillermo
    Garcia-Loureiro, Antonio J.
    Elmessary, Muhammad A.
    Kalna, Karol
    Seoane, Natalia
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 332 - 340
  • [50] Joule Heating to Enhance the Performance of a Gate-All-Around Silicon Nanowire Transistor
    Jeon, Chang-Hoon
    Park, Jun-Young
    Seol, Myeong-Lok
    Moon, Dong-Il
    Hur, Jae
    Bae, Hagyoul
    Jeon, Seung-Bae
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2288 - 2292