Performance of vertical gate-all-around nanowire p-MOS transistors determined by boron depletion during oxidation

被引:2
|
作者
Rossi, Chiara [1 ]
Burenkov, Alexander [1 ]
Pichler, Peter [1 ]
Baer, Eberhard [1 ]
Mueller, Jonas [2 ]
Larrieu, Guilhem [2 ]
机构
[1] Fraunhofer Inst Integrated Syst & Device Technol, Schottkystr 10, D-91058 Erlangen, Germany
[2] Univ Toulouse, LAAS CNRS, Toulouse, France
关键词
Nanowire FET; 3D TCAD; Process simulation; Device simulation; Oxidation; Boron segregation; Junctionless transistors; Gate; -all-around;
D O I
10.1016/j.sse.2022.108551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertical junctionless gate-all-around nanowire transistors show excellent electrical performance and can be fabricated using a top-down approach in conventional CMOS process technology. Thinning of the nanowires to the desired diameter is obtained by sacrificial wet oxidation. Then, the gate oxide is grown by dry oxidation. These oxidation steps deeply affect the doping distribution in the nanowire due to dopant segregation and selfinterstitial injection, especially for p-type dopants. This effect is more pronounced in 3D nanostructures with respect to bulk devices, due to geometry. Modeling the resulting doping distribution is a prerequisite for understanding the electrical properties of the devices and exploring their potential for optimization. In this work, 3D TCAD process and device simulations were performed using Synopsys Sentaurus and the results are compared with experimental data of devices fabricated at CNRS-LAAS. The impact of the implemented process and device models and their capability to predict nanowire properties and device behavior is assessed.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Encapsulated gate-all-around InAs nanowire field-effect transistors
    Sasaki, Satoshi
    Tateno, Kouta
    Zhang, Guoqiang
    Suominen, Henri
    Harada, Yuichi
    Saito, Shiro
    Fujiwara, Akira
    Sogawa, Tetsuomi
    Muraki, Koji
    APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [22] Gate-All-Around Junctionless Transistors With Heavily Doped Polysilicon Nanowire Channels
    Su, Chun-Jung
    Tsai, Tzu-I
    Liou, Yu-Ling
    Lin, Zer-Ming
    Lin, Horng-Chih
    Chao, Tien-Sheng
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (04) : 521 - 523
  • [23] Characteristics of GaN-Based Nanowire Gate-All-Around (GAA) Transistors
    Im, Ki-Sik
    Reddy, Mallem Siva Pratap
    Choi, Jinseok
    Hwang, Youngmin
    Roh, Jea-Seung
    An, Sung Jin
    Lee, Jung-Hee
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4282 - 4286
  • [24] HCI and NBTI induced degradation in gate-all-around silicon nanowire transistors
    Huang, Ru
    Wang, Runsheng
    Liu, Changze
    Zhang, Liangliang
    Zhuge, Jing
    Tao, Yu
    Zou, Jibin
    Liu, Yuchao
    Wang, Yangyuan
    MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1515 - 1520
  • [25] High-Performance Vertical Gate-All-Around Silicon Nanowire FET With High-κ/Metal Gate
    Zhai, Yujia
    Mathew, Leo
    Rao, Rajesh
    Palard, Marylene
    Chopra, Sonali
    Ekerdt, John G.
    Register, Leonard F.
    Banerjee, Sanjay K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3896 - 3900
  • [26] Signature of electrothermal transport in 18 nm vertical junctionless gate-all-around nanowire field effect transistors
    Rezgui, Houssem
    Wang, Yifan
    Mukherjee, Chhandak
    Deng, Marina
    Maneux, Cristell
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2025, 58 (02)
  • [27] Impact of Gate Electrodes on 1/f Noise of Gate-All-Around Silicon Nanowire Transistors
    Wei, Chengqing
    Jiang, Yu
    Xiong, Yong-Zhong
    Zhou, Xing
    Singh, Navab
    Rustagi, Subhash C.
    Lo, Guo Qiang
    Kwong, Dim-Lee
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (10) : 1081 - 1083
  • [28] CMOS Compatible Gate-All-Around Vertical Silicon-Nanowire MOSFETs
    Yang, B.
    Buddharaju, K. D.
    Teo, S. H. G.
    Fu, J.
    Singh, N.
    Lo, G. Q.
    Kwong, D. L.
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 318 - 321
  • [29] GeSn Vertical Gate-all-around Nanowire n-type MOSFETs
    Junk, Yannik
    Frauenrath, Marvin
    Han, Yi
    Diaz, Omar Concepcion
    Bae, Jin-Hee
    Hartmann, Jean-Michel
    Gruetzmacher, Detlev
    Buca, Dan
    Zhao, Qing-Tai
    ESSDERC 2022 - IEEE 52ND EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2022, : 364 - 367
  • [30] Modeling the Parasitic Resistances and Capacitances of Advanced Vertical Gate-All-Around Transistors
    Peng, Baokang
    Chen, Sihao
    Li, Yu
    Zhang, Lining
    Wu, Heng
    Li, Ming
    Wang, Runsheng
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 461 - 467