Signal Integrity Analysis of Through-Silicon Via (TSV) With a Silicon Dioxide Well to Reduce Leakage Current for High-Bandwidth Memory Interface

被引:8
|
作者
Kim, Hyunwoong [1 ]
Lee, Seonghi [1 ]
Park, Jongcheol [2 ]
Shin, Yujun [3 ]
Woo, Seongho [1 ]
Kim, Jongwook [4 ]
Cho, Jaeyong [5 ]
Ahn, Seungyoung [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Cho Chun Shik Grad Sch Mobil, Daejeon 34141, South Korea
[2] Natl NanoFab Ctr, Natl NanoFab Convergence Technol, Daejeon 34141, South Korea
[3] Keimyung Univ, Daegu 42601, South Korea
[4] SK Hynix, Icheon 17336, South Korea
[5] Huwin, Seongnam 13558, South Korea
基金
新加坡国家研究基金会;
关键词
Far-end crosstalk (FEXT); high bandwidth memory (HBM); leakage current; oxide; silicon substrate; through-silicon via (TSV); INTERPOSER; STRESS; DESIGN; LINES;
D O I
10.1109/TCPMT.2023.3276862
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this article, we propose and analyze a through silicon via (TSV) with a silicon dioxide well (SDW) to reduce leakage current in the design of a high-speed signaling and low-power consumption high-bandwidth memory (HBM) interface. In the proposed TSV, the SDW is inserted into the silicon substrate area between TSVs. By inserting the SDW, the silicon substrate's effective conductivity and permittivity are lowered compared to a conventional TSV. The proposed TSV with the SDW improves insertion loss by up to 0.079 dB at 4 GHz by minimizing the leakage current. In addition, by reducing the effective permittivity of the silicon substrate, the difference in ratio between the capacitive coupling and inductive coupling is minimized. It is also possible to obtain a reduction in far-end crosstalk (FEXT) in the range of HBM interface signaling. RLGC modeling of the proposed TSV with the SDW is presented and is physically analyzed based on the frequency-dependent equivalent capacitance and conductance of the silicon substrate. The proposed TSV with SDW is finally evaluated using an eye diagram, and the eye height and width improved by up to 13.7% and 4.7% at 8 Gb/s, respectively, compared to the conventional TSV. The proposed TSV also reduced dynamic power consumption by 48.1% at 8 Gb/s, verifying the low-power structure.
引用
收藏
页码:700 / 714
页数:15
相关论文
共 46 条
  • [1] Signal Integrity Design and Analysis of a Spiral Through-Silicon Via (TSV) Array Channel for High Bandwidth Memory (HBM)
    Kim, Seongguk
    Shin, Taein
    Park, Hyunwook
    Lho, Daehwan
    Son, Keeyoung
    Kim, Keunwoo
    Park, Joonsang
    Choi, Seonguk
    Kim, Jihun
    Kim, Haeyeon
    Kim, Joungho
    2021 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS), 2021,
  • [2] Thermal Effects on Through-Silicon Via (TSV) Signal Integrity
    Lee, Manho
    Cho, Jonghyun
    Kim, Joohee
    Pak, Jun So
    Lee, Hyungdong
    Lee, Junho
    Park, Kunwoo
    Kim, Joungho
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 816 - 821
  • [3] Signal Integrity Design and Analysis of Silicon Interposer for GPU-Memory Channels in High-Bandwidth Memory Interface
    Cho, Kyungjun
    Kim, Youngwoo
    Lee, Hyunsuk
    Kim, Heegon
    Choi, Sumin
    Song, Jinwook
    Kim, Subin
    Park, Junyong
    Lee, Seongsoo
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1658 - 1671
  • [4] High-Frequency Through-Silicon Via (TSV) Failure Analysis
    Kim, Joohee
    Cho, Jonghyun
    Pak, Jun So
    Kim, Joungho
    Yook, Jong-Min
    Kim, Jun Chul
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 243 - 246
  • [5] Policy-Based Reinforcement Learning for Through Silicon Via Array Design in High-Bandwidth Memory Considering Signal Integrity
    Kim, Keunwoo
    Park, Hyunwook
    Kim, Seongguk
    Kim, Youngwoo
    Son, Kyungjune
    Lho, Daehwan
    Son, Keeyoung
    Shin, Taein
    Sim, Boogyo
    Park, Joonsang
    Park, Shinyoung
    Kim, Joungho
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2024, 66 (01) : 256 - 269
  • [6] Signal Integrity Analysis in Carbon Nanotube Based Through-Silicon Via
    Majumder, Manoj
    Kumari, Archana
    Kaushik, Brajesh
    Manhas, Sanjeev
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2014, 2014
  • [7] Signal Integrity Study of High Density Through Silicon Via (TSV) Technology
    Cheah, Bok Eng
    Kong, Jackson
    Chew, Chee Kit
    Ooi, Kooi Chi
    Periaman, Shanggar
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 56 - 61
  • [8] High frequency simulation of through-silicon via(TSV) failure
    Yu, Chih-Yu
    Long, Yu-Hao
    Pan, Chung-Long
    Huang, Yu-Jung
    Cheng, Shih-Ting
    Chen, Yu-Wei
    2018 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING (EMAP), 2018,
  • [9] Accurate Power and Latency Analysis of a Through-Silicon Via(TSV)
    Pasupulety, Ujjwal
    Halavar, Bheemappa
    Talawar, Basavaraj
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 688 - 694
  • [10] Signal Integrity Design and Analysis of Differential High-Speed Serial Links in Silicon Interposer With Through-Silicon Via
    Cho, Kyungjun
    Kim, Youngwoo
    Lee, Hyunsuk
    Song, Jinwook
    Park, Junyong
    Lee, Seongsoo
    Kim, Subin
    Park, Gapyeol
    Son, Kyungjune
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (01): : 107 - 121