Computing in Memory Using Doubled STT-MRAM With the Application of Binarized Neural Networks

被引:0
|
作者
Nemati, Seyed Hassan Hadi [1 ]
Eslami, Nima [1 ]
Moaiyeri, Mohammad Hossein [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran 1983969411, Iran
关键词
Spin electronics; computing in memory; spin-transfer torque magnetic random-access memory; binary/ternary content-addressable memory; resistive-based majority function; binary neural network;
D O I
10.1109/LMAG.2023.3301384
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computing-in-memory (CiM) approach is a promising option for addressing the processor-memory data transfer bottleneck while performing data-intensive applications. In this letter, we present a novel CiM architecture based on spin-transfer torque magnetic random-access memory, which can work in computing and memory modes. In this letter, two spintronic devices are considered per cell to store the main data and its complement to address the reliability concerns during the read operation, which also provides a fascinating ability for performing reliable Boolean operations (all basic functions), binary/ternary content-addressable memory search operation, and multi-input majority function. Since the developed architecture can perform bitwise xnor operations in one cycle, a resistive-based accumulator has been designed to perform multi-input majority production to improve the structure for implementing fast and low-cost binary neural networks (BNNs). To this end, multiplication, accumulation, and passing through the activation function are accomplished in three cycles. The simulation result of exploiting the architecture in the BNN application indicates 86%-98% lower power-delay product than existing architectures.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A Robust Dual Reference Computing-in-Memory Implementation and Design Space Exploration Within STT-MRAM
    Zhang, Liuyang
    Kang, Wang
    Cai, Hao
    Ouyang, Peng
    Torres, Lionel
    Zhang, Youguang
    Todri-Sanial, Aida
    Zhao, Weisheng
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 275 - 280
  • [32] STT-MRAM Based Highly Orthogonal Hypervector Generator for Hyperdimensional Computing
    Wang, You
    Xu, Yefan
    Gong, Yu
    Chen, Ke
    Liu, Weiqiang
    2023 IEEE 23RD INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO, 2023, : 666 - 670
  • [33] Proposal of Analog In-Memory Computing With Magnified Tunnel Magnetoresistance Ratio and Universal STT-MRAM Cell
    Cai, Hao
    Guo, Yanan
    Liu, Bo
    Zhou, Mingyang
    Chen, Juntong
    Liu, Xinning
    Yang, Jun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (04) : 1519 - 1531
  • [34] STT-MRAM Application on IoT Data Privacy Protection System
    Lai, Hung-Ju
    Huang, Ren-Yu
    Huang, Jun-Ying
    Tsou, Yao-Tung
    2018 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2018,
  • [35] A high-reliability and low-power computing-in-memory implementation within STT-MRAM
    Zhang, Liuyang
    Deng, Erya
    Cai, Hao
    Wang, You
    Torres, Lionel
    Todri-Sanial, Aida
    Zhang, Youguang
    MICROELECTRONICS JOURNAL, 2018, 81 : 69 - 75
  • [36] Unipolar Switching of Perpendicular MTJ for STT-MRAM Application.
    Zhou, Y.
    Wang, Z.
    Hao, X.
    Huai, Y.
    Zhang, J.
    Jung, D.
    Satoh, K.
    2015 IEEE MAGNETICS CONFERENCE (INTERMAG), 2015,
  • [37] Computing-in-Memory Paradigm based on STT-MRAM with Synergetic Read/Write-Like Modes
    Wang, Chao
    Wang, Zhaohao
    Zhang, Youguang
    Zhao, Weisheng
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [38] Design of High-RA STT-MRAM for Future Energy-Efficient In-Memory Computing
    Hong, Ming-Chun
    Su, Yi-Hui
    Chen, Guan-Long
    Hsin, Yu-Chen
    Chang, Yao-Jen
    Chen, Kuan-Ming
    Yang, Shan-Yi
    Wang, I-Jung
    Rahaman, S. K. Ziaur
    Lee, Hsin-Han
    Wei, Jeng-Hua
    Sheu, Shyh-Shyuan
    Lo, Wei-Chung
    Chang, Shih-Chieh
    Hou, Tuo-Hung
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [39] A scaling of cell area with perpendicular STT-MRAM cells as an embedded memory
    Tanaka, Chika
    Abe, Keiko
    Noguchi, Hiroki
    Nomura, Kumiko
    Ikegami, Kazutaka
    Fujita, Shinobu
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [40] Perpendicular STT-MRAM for High Speed Non-Volatile Embedded Memory Application.
    Wang, P.
    Jan, G.
    Thomas, L.
    Lee, Y.
    Liu, H.
    Zhu, J.
    Le, S.
    Tong, R.
    Pi, K.
    Shen, D.
    He, R.
    Haq, J.
    Teng, J.
    Lam, V.
    Wang, Y.
    Zhong, T.
    Torng, T.
    2015 IEEE MAGNETICS CONFERENCE (INTERMAG), 2015,