A high-reliability and low-power computing-in-memory implementation within STT-MRAM

被引:13
|
作者
Zhang, Liuyang [1 ,2 ]
Deng, Erya [1 ,2 ]
Cai, Hao [3 ]
Wang, You [1 ,2 ]
Torres, Lionel [4 ]
Todri-Sanial, Aida [4 ]
Zhang, Youguang [1 ,2 ]
机构
[1] Beihang Univ, Fert Beijing Inst, Beijing 100191, Peoples R China
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Southeast Univ, Natl ASIC Syst Engn Ctr, Nanjing 210096, Jiangsu, Peoples R China
[4] Univ Montpellier, CNRS, LIRMM, F-34095 Montpellier, France
来源
MICROELECTRONICS JOURNAL | 2018年 / 81卷
基金
欧盟地平线“2020”; 中国国家自然科学基金;
关键词
Computing-in-memory (CIM); Nonvolatile memory (NVM); STT-MRAM; Memory wall;
D O I
10.1016/j.mejo.2018.09.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the conventional Von-Neumann computer architecture, more energy and time are consumed by the data transport, rather than the computation itself because of the limited bandwidth between the processor and memory. Computing-in-memory (CIM) is therefore proposed to effectively address the issue by moving some specified kinds of computation into the memory. It has been proposed for several decades, however, not really used when considering the reliability and cost. With the emergence of non-volatile memories, the CIM has regained interest to tackle the issue. In this paper, we implement a CIM scheme: ComRef (Complementary Reference) within STT-MRAM (Spin Transfer Torque Magnetic Random-Access Memory), and then compare its reliability and performance with the DualRef (Dual Reference) CIM implementation. Simulation results reveal that the ComRef obviously improves the reliability by decreasing 67.1% of the operation error rate and by increasing up to 57.4% of the sensing margin. It accelerates the bitwise logic operation with cutting down 20.8% (similar to 41.1 ps) of the operation delay. Most importantly, it is highly energy efficient by reducing 23.4% of the average dynamic energy and 65.6% of the average static power. The ComRef provides a pathway to implement high-reliability and low-power CIM paradigm within STT-MRAM.
引用
收藏
页码:69 / 75
页数:7
相关论文
共 50 条
  • [1] A Robust Dual Reference Computing-in-Memory Implementation and Design Space Exploration Within STT-MRAM
    Zhang, Liuyang
    Kang, Wang
    Cai, Hao
    Ouyang, Peng
    Torres, Lionel
    Zhang, Youguang
    Todri-Sanial, Aida
    Zhao, Weisheng
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 275 - 280
  • [2] Computing-in-Memory With Enhanced STT-MRAM Readout Margin
    Wang, Shuyu
    Cai, Hao
    IEEE TRANSACTIONS ON MAGNETICS, 2023, 59 (11)
  • [3] A Low-power High-reliability STT-MRAM Write Scheme with Real-time Voltage Sensing Module
    Li, Hao
    Yu, Hongmei
    Liu, Dongsheng
    Liu, Peng
    Liu, Bo
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [4] An STT-MRAM based reconfigurable computing-in-memory architecture for general purpose computing
    Yu Pan
    Xiaotao Jia
    Zhen Cheng
    Peng Ouyang
    Xueyan Wang
    Jianlei Yang
    Weisheng Zhao
    CCF Transactions on High Performance Computing, 2020, 2 : 272 - 281
  • [5] An STT-MRAM based reconfigurable computing-in-memory architecture for general purpose computing
    Pan, Yu
    Jia, Xiaotao
    Cheng, Zhen
    Ouyang, Peng
    Wang, Xueyan
    Yang, Jianlei
    Zhao, Weisheng
    CCF TRANSACTIONS ON HIGH PERFORMANCE COMPUTING, 2020, 2 (03) : 272 - 281
  • [6] A High Reliability Sense Amplifier for Computing In-Memory with STT-MRAM
    Zhang, Li
    Tang, Hualian
    Xu, Beilei
    Zhuang, Yiqi
    Bao, Junlin
    SPIN, 2020, 10 (02)
  • [7] Low Power Computing Using STT-MRAM
    Huang, Kejie
    Zhao, Rong
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [8] An STT-MRAM Based in Memory Architecture for Low Power Integral Computing
    Zhao, Yinglin
    Ouyang, Peng
    Kang, Wang
    Yin, Shouyi
    Zhang, Youguang
    Wei, Shaojun
    Zhao, Weisheng
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (04) : 617 - 623
  • [9] Area-optimized and Reliable Computing-in-memory Platform Based on STT-MRAM
    Ahn, Dasom
    Ahn, Seongmin
    Na, Taehui
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2025, 25 (01) : 56 - 65
  • [10] Robust Low-power Multi-terminal STT-MRAM
    Fong, Xuanyao
    Roy, Kaushik
    2013 13TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2013,