A low offset low power CMOS dynamic comparator for analog to digital converters

被引:6
|
作者
Huijing, Yang [1 ]
Shichang, Li [1 ]
Mingyuan, Ren [2 ]
机构
[1] Harbin Univ Sci & Technol, 52 Xuefu Ave, Harbin 150080, Heilongjiang, Peoples R China
[2] Jinhua Adv Res Inst, 99 Huancheng South Ave, Jinhua 321013, Zhejiang, Peoples R China
关键词
SAR ADC; Latched comparator; Low offset voltage; DESIGN;
D O I
10.1016/j.vlsi.2023.03.007
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this research, a new architecture of dynamic latch comparator is presented, which is able to provide high-speed, consumes low-power and low offset voltage. The proposed comparator has been verified in a design, a 12-Bit SAR ADC(Successive Approximation Register Charge-Redistribution Analog-To-Digital Converter). The comparator consists of two stage pre-amplifier and a StrongLatch. The pre-amplifier adopts an inverter-based input pair and a pair of capacitances in output stage to reduce noise. It is shown by simulation and analysis that the offset voltage is significantly reduced compared to a conventional dynamic latched comparator. The proposed circuit is designed and simulated in 28 nm CMOS technology. The results show that, for the proposed comparator, the speed is 2.37 ns and consumes only 426.6 mu W power, at 1.8 V supply voltage and 330 MHz clock frequency. This article presents two kinds of FoM(Figure of Merit) to prove that the comparator has excellent performance.
引用
收藏
页码:136 / 143
页数:8
相关论文
共 50 条
  • [41] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    Liu Shubin
    Zhu Zhangming
    Yang Yintang
    Liu Lianxi
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (05)
  • [42] A Low Power Low Latency Comparator for Ramp ADC in CMOS Imagers
    Kaur, Amandeep
    Sarkar, Mukul
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1466 - 1469
  • [43] Low-power and low-offset comparator using latch load
    Jung, Y.
    Lee, S.
    Chae, J.
    Temes, G. C.
    ELECTRONICS LETTERS, 2011, 47 (03) : 167 - U649
  • [44] Inverting Amplifier Based Ultra Low Power Low Offset Current Comparator
    Suriyavejwongs, Pusit
    Leelarasmee, Ekachai
    Pora, Wanchalerm
    Tontisirin, Sitt
    2017 INTERNATIONAL ELECTRICAL ENGINEERING CONGRESS (IEECON), 2017,
  • [45] A Low-Offset Latched Comparator Using Zero-Static Power Dynamic Offset Cancellation Technique
    Miyahara, Masaya
    Matsuzawa, Akira
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 233 - 236
  • [46] ACCURATE LOW-POWER CMOS AUTOZEROED COMPARATOR
    BAGGINI, B
    MALOBERTI, F
    ELECTRONICS LETTERS, 1992, 28 (10) : 916 - 918
  • [47] A high-speed CMOS current comparator suitable for algorithmic analog-to-digital converters
    Electronics and Communication Engineering Department, Istanbul Technical University, Istanbul, Turkey
    Istanb. Univ. J. Electr. Electron. Eng., 2008, 2 (603-605):
  • [48] A HIGH-SPEED CMOS CURRENT COMPARATOR SUITABLE FOR ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    Kaya, Tolga
    Zeki, Ali
    ISTANBUL UNIVERSITY-JOURNAL OF ELECTRICAL AND ELECTRONICS ENGINEERING, 2008, 8 (02): : 603 - 605
  • [49] Adaptive low-power analog/digital converters for wireless sensor networks
    Schroeder, D
    PROCEEDINGS OF THE THIRD INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2005, : 70 - 78
  • [50] Digitally Assisted Low-Power Pipelined Analog-to-Digital Converters
    Piatak, Ivan
    Morozov, Dmitry
    Pilipko, Mikhail
    PROCEEDINGS OF THE 2015 IEEE NORTH WEST RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2015 ELCONRUSNW), 2015, : 254 - 256