Low-power and high-speed SRAM cells for double-node-upset recovery

被引:5
|
作者
Cai, Shuo [1 ]
Wen, Yan [1 ]
Xie, Caicai [1 ]
Wang, Weizheng [1 ]
Yu, Fei [1 ]
机构
[1] Changsha Univ Sci & Technol, Sch Comp & Commun Engn, Changsha 410114, Hunan, Peoples R China
关键词
SRAM; Double-node upset; Single-node upset; Low-power; High-speed; HARDENED MEMORY DESIGN; SINGLE; EFFICIENT; ASSIST;
D O I
10.1016/j.vlsi.2023.02.010
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents radiation hardened SRAM (namely LPDNUR and HSDNUR), both of which can self-recover from single-node and double-node upsets. LPDNUR uses a two-input C-element structure, which reduces the average power consumption because the stacked effect. Moreover, in order to reduce read access time (RAT) and write access time (WAT), the paper proposes HSDNUR, which uses a combination of NMOS and PMOS as the transistor for one-node data transmission, an approach that increases the current drive capability and reduces transmission delays. Compared to the state-of-the-art radiation-hardened SRAM design, such as QUCCE10T, QUCCE12T, We-Quatro, etc. The model results show that the average power consumption of LPDNUR is reduced by 24.59% on average, and the RAT and WAT of HSDNUR are reduced by an average of 35.71% and 24.14% respectively.
引用
收藏
页码:1 / 9
页数:9
相关论文
共 50 条
  • [21] New SRAM design using body bias technique for low-power and high-speed applications
    Faraji, Rasoul
    Naji, Hamid Reza
    Rahimi-Nezhad, Majid
    Arabnejhad, Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (11) : 1189 - 1202
  • [22] A 10T Soft-Error-Immune SRAM With Multi-Node Upset Recovery for Low-Power Space Applications
    Pal, Soumitra
    Sahay, Shubham
    Ki, Wing-Hung
    Tsui, Chi-Ying
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 85 - 88
  • [23] LOW-POWER HIGH-SPEED TRANSISTOR PROTOTYPE
    不详
    TELECOMMUNICATION JOURNAL, 1989, 56 (05): : 296 - 297
  • [24] Evaluating low-power, high-speed ADCs
    Kawamoto, A
    Reay, R
    Nelson, T
    ELECTRONICS WORLD, 2005, 111 (1832): : 18 - 20
  • [25] High-Speed, Low-Power Subranging ADCs
    Ohhata, Kenichi
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 172 - 174
  • [26] Design of a high-speed low-power CAM
    Gu, CH
    Zhu, HF
    Zhou, XF
    Min, H
    Zhou, D
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 187 - 190
  • [27] HIGH-SPEED LOW-POWER STROBED COMPARATOR
    SLEMMER, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (05) : 215 - &
  • [28] High-speed, low-power InSb transistors
    Ashley, T
    Dean, AB
    Elliott, CT
    Jefferies, R
    Khaleque, F
    Phillips, TJ
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 751 - 754
  • [29] High-speed and low-power electronic systems
    Schiopu, P
    Schiopu, CL
    24TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY: CONCURRENT ENGINEERING IN ELECTRONIC PACKAGING, CONFERENCE PROCEEDINGS, 2001, : 92 - 96
  • [30] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915