3D Integrated Laser Attach Technology on a 300-mm Monolithic CMOS Silicon Photonics Platform

被引:11
|
作者
Bian, Yusheng [1 ]
Ramachandran, Koushik [1 ]
Wu, Zhuo-Jie [1 ]
Hedrick, Brittany [1 ]
Dezfulian, Kevin K. [1 ]
Houghton, Thomas [1 ]
Nummy, Karen [1 ]
Fisher, Daniel W. [1 ]
Hirokawa, Takako [1 ]
Donegan, Keith [1 ]
Afzal, Francis O. [1 ]
Esopi, Monica [1 ]
Karra, Vaishnavi [1 ]
Lee, Won Suk [1 ]
Sorbara, Massimo [1 ]
Lubguban, Jorge [1 ]
Cho, Jae Kyu [1 ]
Cao, Rongtao [1 ]
Ding, Hanyi [1 ]
Chandran, Sujith [1 ]
Rakowski, Michal [1 ]
Aboketaf, Abdelsalam [1 ]
Krishnamurthy, Subramanian [1 ]
Mills, Scott [1 ]
Peng, Bo [1 ]
Pepper, Jeff [2 ]
Deka, Suruj [2 ]
Feng, Wen [2 ]
Rishton, Steven [2 ]
Boudreau, Marcel [2 ]
Logan, Dylan [3 ]
Hickey, Ryan [3 ]
Gomes, Prova Christina [3 ]
Murray, Kyle [4 ]
Dewanjee, Arnab [3 ]
Riggs, Dave [1 ]
Robson, Norman [1 ]
Melville, Ian [1 ]
Augur, Rod [1 ]
Fox, Robert [1 ]
Gupta, Vikas [1 ]
Yu, Anthony [1 ]
Giewont, Ken [1 ]
Pellerin, John [1 ]
Letavic, Ted [1 ]
机构
[1] Global Foundries, Malta, NY 12020 USA
[2] Lumentum Operat LLC, San Jose, CA 95131 USA
[3] Ranovus Inc, Kanata, ON K2K 2X1, Canada
[4] Ranovus GmbH, D-90411 Nurnberg, Germany
关键词
Silicon; Photonics; Waveguide lasers; Lasers; Fiber lasers; Silicon compounds; Optical device fabrication; Silicon photonics; semiconductor lasers; laser integration; III-V semiconductor; hybrid silicon platform; flip-chip bonding; butt-coupling; spot size converter; photonic integrated circuits; EXTERNAL-CAVITY LASER; CHIP; CHALLENGES; EFFICIENT; CIRCUITS; NITRIDE; LIGHT;
D O I
10.1109/JSTQE.2023.3238290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Enabling cost-effective and power-efficient laser source on a silicon photonics (SiPh) platform is a major goal that has been highly sought after. In the past two decades, tremendous effort has been made to develop various on-chip integration techniques to enhance SiPh circuits with efficient light-emitting materials. Here we review our recent advancements in hybrid flip-chip integration of III-V lasers on a 300-mm monolithic SiPh platform. By leveraging advanced complementary metal oxide semiconductor (CMOS) manufacturing processes, we have demonstrated wafer-scale laser attach based on a precisely controlled cavity formed on a silicon-on-insulator (SOI) substrate. The laser integration process is aided by precise mechanical alignment features on the SiPh wafer and high-precision fiducials on the laser. Efficient laser-to-SiPh-circuit butt-coupling with optical power up to 20 mW was demonstrated through wafer- and module-level characterizations. Key performance metrics including side-mode suppression ratio, mode-hopping, and relative intensity noise were characterized after laser integration. In addition, early reliability assessments were performed on laser-attached SOI wafers and Si submount assemblies to understand the long-term performance stability of the lasers on the monolithic platform. To further enhance the performance of the laser-integrated chip, we explored alternative spot-size converters that could simultaneously enable improved coupling efficiency and relaxed fabrication tolerance, thus showing great promise over traditional designs.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] Tunable 3D Integrated Hybrid Silicon Laser
    Song, Bowen
    Pina, Sergio
    Ristic, Sasa
    Klamkin, Jonathan
    2017 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP), 2017,
  • [32] Fully Integrated Coherent LiDAR in 3D-Integrated Silicon Photonics/65nm CMOS
    Bhargava, P.
    Kim, T.
    Poulton, C. V.
    Notaros, J.
    Yaacobi, A.
    Timurdogan, E.
    Baiocco, C.
    Fahrcnkopf, N.
    Kruger, S.
    Ngai, T.
    Timalsina, Y.
    Watts, M. R.
    Stojanovic, V.
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C262 - C263
  • [33] 3D integrated silicon photonics transmitters for 224 Gbaud optical interconnects
    Zhou, Lingjun
    Zhu, Yixiao
    Li, Ke
    Thomson, David J.
    Zhang, Weiwei
    Liu, Shenghao
    Cao, Wei
    Littlejohns, Callum G.
    Yan, Xingzhao
    Ebert, Martin
    Banakar, Mehdi
    Tran, Dehn
    Meng, Fanfan
    Wang, Lei
    He, Zhixue
    Zhang, Fan
    Yu, Shaohua
    Reed, Graham T.
    OPTICS COMMUNICATIONS, 2025, 577
  • [34] Gallium Nitride and Silicon Transistors on 300 mm Silicon Wafers Enabled by 3-D Monolithic Heterogeneous Integration
    Then, Han Wui
    Radosavljevic, Marko
    Jun, Kimin
    Koirala, Pratik
    Krist, Brian
    Talukdar, Tushar
    Thomas, Nicole
    Fischer, Paul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5306 - 5314
  • [35] First Monolithic Integration of 3D Complementary FET (CFET) on 300mm Wafers
    Subramanian, S.
    Hosseini, M.
    Chiarella, T.
    Sarkar, S.
    Schuddinck, P.
    Chan, B. T.
    Radisic, D.
    Mannaert, G.
    Hikavyy, A.
    Rosseel, E.
    Sebaai, F.
    Peter, A.
    Hopf, T.
    Morin, P.
    Wang, S.
    Devriendt, K.
    Batuk, D.
    Martinez, G. T.
    Veloso, A.
    Litta, E. Dentoni
    Baudot, S.
    Siew, Y. K.
    Zhou, X.
    Briggs, B.
    Capogreco, E.
    Hung, J.
    Koret, R.
    Spessot, A.
    Ryckaert, J.
    Demuynck, S.
    Horiguchi, N.
    Boemmels, J.
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [36] 3D IC technology drives public investment in 300mm
    Toennies, Dietrich
    SOLID STATE TECHNOLOGY, 2009, 52 (10) : 32 - 32
  • [37] Skybridge-3D-CMOS: A Fine-Grained 3D CMOS Integrated Circuit Technology
    Li, Mingyu
    Shi, Jiajun
    Rahman, Mostafizur
    Khasanvis, Santosh
    Bhat, Sachin
    Moritz, Csaba Andras
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (04) : 639 - 652
  • [38] First demonstration of a CMOS over CMOS 3D VLSI CoolCube™ integration on 300mm wafers
    Brunet, L.
    Batude, P.
    Fenouillet-Beranger, C.
    Besombes, P.
    Hortemel, L.
    Ponthenier, F.
    Previtali, B.
    Tabone, C.
    Royer, A.
    Agraffeil, C.
    Euvrard-Colnat, C.
    Seignard, A.
    Morales, C.
    Fournel, F.
    Benaissa, L.
    Signamarcheix, T.
    Besson, P.
    Jourdan, M.
    Kachtouli, R.
    Benevent, V.
    Hartmann, J. -M.
    Comboroure, C.
    Allouti, N.
    Posseme, N.
    Vizioz, C.
    Arvet, C.
    Barnola, S.
    Kerdiles, S.
    Baud, L.
    Pasini, L.
    Lu, C. -M. V.
    Deprat, F.
    Toffoli, A.
    Romano, G.
    Guedj, C.
    Delaye, V.
    Boeuf, F.
    Faynot, O.
    Vinet, M.
    2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,
  • [39] 50 nm DrGaN in 3D monolithic GaN MOSHEMT and Silicon PMOS process on 300 mm GaN-on-Si(111)
    Then, Han Wui
    Radosavljevic, M.
    Bader, S.
    Zubair, A.
    Vora, H.
    Koirala, P.
    Beumer, M.
    Nordeen, P.
    Vyatskikh, A.
    Hoff, T.
    Peck, J.
    Desai, N.
    Krishnamurthy, H.
    Yu, J.
    Ravichandran, K.
    Fischer, P.
    Power Electronic Devices and Components, 2025, 10
  • [40] A Single-Chip Optical Phased Array in a 3D-Integrated Silicon Photonics/65nm CMOS Technology
    Kim, Taehwan
    Bhargava, Pavan
    Poulton, Christopher V.
    Notaros, Jelena
    Yaacobi, Ami
    Timurdogan, Erman
    Baiocco, Christopher
    Fahrenkopf, Nicholas
    Kruger, Seth
    Ngai, Tat
    Timalsina, Yukta
    Watts, Michael R.
    Stojanovic, Vladimir
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 464 - +