4H-SiC Trench Gate Lateral MOSFET With Dual Source Trenches for Improved Performance and Reliability

被引:5
|
作者
Wang, Hengyu [1 ,2 ]
Wang, Baozhu [1 ]
Kong, Lingxu [1 ]
Liu, Li [1 ]
Chen, Hu [1 ]
Long, Teng [2 ]
Udrea, Florin [2 ]
Sheng, Kuang [1 ]
机构
[1] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Peoples R China
[2] Univ Cambridge, Dept Engn, Elect Engn Div, Cambridge CB3 0FA, England
基金
中国国家自然科学基金;
关键词
SiC LMOSFET; specific ON-resistance; process window; oxide field; gate charge; POWER; UMOSFETS;
D O I
10.1109/TDMR.2022.3222909
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The SiC trench gate lateral MOSFET featuring dual source trenches is proposed in this work. 2D numerical simulations by TCAD are conducted to study the performance and the reliability of the proposed structure and the conventional ones. With the trench gate, the device specific ON-resistance is reduced by more than 50% compared to that of the planar gate device. The device with proposed dual source trenches can also prevent the Pwell punch through problem that occurs in conventional lateral LMOS. As a result, a blocking voltage over 1200V can be achieved with the proposed structure. The proposed devices have two types of configurations. Compared with the configuration of double shallow trenches, the configuration of deep and shallow trenches can mitigate the curvature effect near the P+ source region by increasing the effective curvature radius. As a result, the RESURF doping and epi thickness windows are both expanded by 1.5 x. Furthermore, as the deep source trenches push the electric field away from the gate trench, the off-state oxide field is effectively reduced to below 3MV/cm. Thus, the long-term reliability is substantially improved. In addition, the deep and shallow source trench configuration provides the enhanced screen effect and hence lowers the gate charge by 50%. Faster switching can be achieved with this structure.
引用
收藏
页码:2 / 8
页数:7
相关论文
共 50 条
  • [21] An ultralow loss 4H-SiC double trenches MOSFET with integrated heterojunction diodes and split gate
    Song, Xu
    Luo, Xiaorong
    Wei, Jie
    Zhang, Ke
    Su, Wei
    Fang, Jian
    Yang, Fei
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (08)
  • [22] High Performance SOI Lateral Trench Dual Gate Power MOSFET
    Singh, Yashvir
    Punetha, Mayank
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 137 - 140
  • [23] A Double Trench 4H-SiC MOSFET as an Enhanced model of SiC UMOSFET
    Oraon, Alisha
    Shreya, Shradha
    Kumari, Renuka
    Islam, Aminul
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [24] Investigation of Robust Reliability Performance for 1.2kV 4H-SiC Trench MOSFET with deep P structure
    Choi, Jake
    Lee, Kwangwon
    Kim, Howard
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 130 - 132
  • [25] A New 4H-SiC Trench MOSFET With Improved Reverse Conduction, Breakdown, and Switching Characteristics
    Guo, Jingwei
    Li, Ping
    Jiang, Jie
    Zeng, Wei
    Wang, Ruoyu
    Wu, Hao
    Gan, Ping
    Lin, Zhi
    Hu, Shengdong
    Tang, Fang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (01) : 172 - 177
  • [26] 4H-SiC Trench MOSFET With Floating/Grounded Junction Barrier-controlled Gate Structure
    Zhou, Xintian
    Yue, Ruifeng
    Zhang, Jian
    Dai, Gang
    Li, Juntao
    Wang, Yan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (11) : 4568 - 4574
  • [27] A Novel 4H-SiC Double Trench MOSFET with Built-In MOS Channel Diode for Improved Switching Performance
    Na, Jaeyeop
    Kim, Kwangsoo
    ELECTRONICS, 2023, 12 (01)
  • [28] 4H-SiC trench MOSFET with Inverted-T groove
    Zhang, Yue
    Bai, Song
    Huang, Runhua
    Zhang, Teng
    MICRO AND NANOSTRUCTURES, 2023, 175
  • [29] 4H-SiC superjunction trench MOSFET with reduced saturation current
    He, Qingyuan
    Luo, Xiaorong
    Liao, Tian
    Wei, Jie
    Deng, Gaoqiang
    Sun, Tao
    Fang, Jian
    Yang, Fei
    SUPERLATTICES AND MICROSTRUCTURES, 2019, 125 : 58 - 65
  • [30] Gate-oxide interface performance improvement technology of 4H-SiC MOSFET
    Wu, Wanglong
    Wang, Xiaozhou
    Li, Jingbo
    CHINESE SCIENCE BULLETIN-CHINESE, 2023, 68 (14): : 1777 - 1786