A novel ultralow loss 4H-SiC double trenches MOSFET is presented and its mechanism is investigated by simulation. The device features two integrated heterojunction diodes (HJD) consisting of a P-type polycrystalline Silicon and SiC, a trench split gate (SG) and P+ region (PR) beneath the source trench. Both the SG and PR reduce the coupling effect between gate and drain, and transform part of gate-drain capacitance (C-GD) into gate-source capacitance (C-GS) and drain-source capacitance (C-DS). Compared with the conventional trench MOSFET (Con-TMOS) and the HJD trench MOSFET (HJD-TMOS), the proposed double trenches MOSFET with integrated HJDs and SG (HJD-SG-DTMOS) decreases theC(GD)by 83% and 89%, respectively. Moreover, the integrated HJDs take the place of the parasitic body diode as a freewheel diode, and thus reduce the reverse turn-on voltage. As a result, not only is the reverse turn-on voltage of the proposed device decreased by 69% and 33%, but also the switching loss is reduced by 64% and 49%, compared with those of Con-TMOS and HJD-TMOS, respectively.