Improved ISPP scheme for narrow threshold voltage distribution in 3-D NAND flash memory

被引:1
|
作者
Yang, Giho [1 ]
Park, Chanyang [1 ]
Nam, Kihoon [1 ]
Kim, Donghyun [1 ]
Park, Min Sang [2 ]
Baek, Rock-Hyun [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, 77 Cheongam Ro, Pohang 37673, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
基金
新加坡国家研究基金会;
关键词
Abnormal program cell; Incremental step pulse programming; Nonvolatile memory; 3-D NAND flash; Threshold voltage distribution;
D O I
10.1016/j.sse.2023.108607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional NAND flash technology exhibits a trend of increasing bit density. The narrow threshold voltage (Vth) distribution of each program state in a chip is important for increasing the number of bits in a multilevel cell (MLC) technique. An abnormal program cell (APC), which is an excessively programmed cell whose Vth overlaps with the next program state, increases the Vth distribution width (Wv). The wide Vth dis-tribution makes it difficult to distinguish the data stored in each cell and causes data errors. In this study, an improved incremental step pulse programming (ISPP) method to narrow the Vth distribution has been proposed. As the programming step voltage (Vstep) decreases immediately before the target cells pass the nth program verify level (PVn), the difference between Vth and PVn decreases, causing a reduction in the number of APCs. Therefore, in the improved ISPP, the Vstep is selectively reduced at the target ISPP steps at which most cells are predicted to be programmed in the next ISPP step for each program state. As a result, the Wv of the improved scheme de-creases compared to the conventional scheme with the minimum increase in the total number of program pulses. Larger bit density is feasible by applying improved ISPP, resulting in high-capacity NAND flash memory.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Estimation of NAND Flash Memory Threshold Voltage Distribution for Optimum Soft-Decision Error Correction
    Lee, Dong-hwan
    Sung, Wonyong
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2013, 61 (02) : 440 - 449
  • [42] Machine learning method to predict threshold voltage distribution by read disturbance in 3D NAND Flash Memories
    Park, Jihye
    Lee, Jang Kye
    Shin, Hyungcheol
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (08)
  • [43] 3-D Observation of Dopant Distribution at NAND Flash Memory Floating Gate Using Atom Probe Tomography
    Lee, Ji-hyun
    Chae, Byeong-Kyu
    Kim, Joong-Jeong
    Lee, Sun Young
    Park, Chan Gyung
    ELECTRONIC MATERIALS LETTERS, 2015, 11 (01) : 60 - 64
  • [44] 3-D Observation of dopant distribution at NAND flash memory floating gate using Atom probe tomography
    Ji-hyun Lee
    Byeong-Kyu Chae
    Joong-Jeong Kim
    Sun Young Lee
    Chan Gyung Park
    Electronic Materials Letters, 2015, 11 : 60 - 64
  • [45] LLD: Lightweight Latency Decrease Scheme of LDPC Hard Decision Decoding for 3-D TLC NAND Flash Memory
    Wei, Debao
    Wang, Yongchao
    Feng, Hua
    Xiang, Huqi
    Qiao, Liyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (10) : 4611 - 4623
  • [46] Data-Aware 3-D TLC NAND Flash Memory Reliability Optimization
    Salamin, Sami
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (10) : 5962 - 5974
  • [47] Investigation of Endurance Characteristics in 3-D nand Flash Memory With Trap Profile Analysis
    Jo, Hyungjun
    Kim, Jongwoo
    Cho, Yonggyu
    Shim, Hyunyoung
    Sim, Jaesung
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1852 - 1857
  • [48] Impact of Self-Heating Effect on the Retention of 3-D NAND Flash Memory
    Wang, Kunliang
    Lun, Zhiyuan
    Chen, Wangyong
    Liu, Xiaoyan
    Du, Gang
    2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [49] Self-Heating Effects in 3-D Vertical-NAND (V-NAND) Flash Memory
    Yun, Gyeong-Jun
    Yun, Dae-Hwan
    Park, Jun-Young
    Kim, Seong-Yeon
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5505 - 5510
  • [50] Extractive Method of Threshold Voltage Distribution in Floating Gate NAND Flash Memory by Using the Charge Pumping Technique
    Bae, Sung-Ho
    Kwon, Hyuck-In
    Ahn, Jung-Ryul
    Om, Jae-Chul
    Lee, Jong-Ho
    2008 IEEE SILICON NANOELECTRONICS WORKSHOP, 2008, : 205 - +