Improved ISPP scheme for narrow threshold voltage distribution in 3-D NAND flash memory

被引:1
|
作者
Yang, Giho [1 ]
Park, Chanyang [1 ]
Nam, Kihoon [1 ]
Kim, Donghyun [1 ]
Park, Min Sang [2 ]
Baek, Rock-Hyun [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, 77 Cheongam Ro, Pohang 37673, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
基金
新加坡国家研究基金会;
关键词
Abnormal program cell; Incremental step pulse programming; Nonvolatile memory; 3-D NAND flash; Threshold voltage distribution;
D O I
10.1016/j.sse.2023.108607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional NAND flash technology exhibits a trend of increasing bit density. The narrow threshold voltage (Vth) distribution of each program state in a chip is important for increasing the number of bits in a multilevel cell (MLC) technique. An abnormal program cell (APC), which is an excessively programmed cell whose Vth overlaps with the next program state, increases the Vth distribution width (Wv). The wide Vth dis-tribution makes it difficult to distinguish the data stored in each cell and causes data errors. In this study, an improved incremental step pulse programming (ISPP) method to narrow the Vth distribution has been proposed. As the programming step voltage (Vstep) decreases immediately before the target cells pass the nth program verify level (PVn), the difference between Vth and PVn decreases, causing a reduction in the number of APCs. Therefore, in the improved ISPP, the Vstep is selectively reduced at the target ISPP steps at which most cells are predicted to be programmed in the next ISPP step for each program state. As a result, the Wv of the improved scheme de-creases compared to the conventional scheme with the minimum increase in the total number of program pulses. Larger bit density is feasible by applying improved ISPP, resulting in high-capacity NAND flash memory.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Investigation of Retention Noise for 3-D TLC NAND Flash Memory
    Wang, Kunliang
    Du, Gang
    Lun, Zhiyuan
    Liu, Xiaoyan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 150 - 157
  • [32] Predictive Modeling of Channel Potential in 3-D NAND Flash Memory
    Kim, Yoon
    Kang, Myounggon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3901 - 3904
  • [33] String Select Transistor Leakage Suppression by Threshold Voltage Modulation in 3D NAND Flash Memory
    Zhang, Yu
    Jin, Lei
    Xia, Zhiliang
    Jiang, Dandan
    Zou, Xingqi
    Xu, Qiang
    Hong, Peizhen
    Tang, Zhaoyun
    Zeng, Ming
    Gao, Jing
    Mei, Shaoning
    Huo, Zongliang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 872 - 874
  • [34] Improvement of memory performance of 3-D NAND flash memory with retrograde channel doping
    Gupta, Deepika
    Upadhyay, Abhishek Kumar
    Beohar, Ankur
    Vishvakarma, Santosh Kumar
    Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [35] Lightweight Read Reference Voltage Calibration Strategy for Improving 3-D TLC NAND Flash Memory Reliability
    Feng, Hua
    Wei, Debao
    Wang, Yongchao
    Song, Yu
    Piao, Zhelong
    Qiao, Liyan
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2023, 23 (03) : 370 - 379
  • [36] Modeling of Trap Generation in 3-D NAND Charge Trap Flash Memory
    Kumar, Anuj
    Tiwari, Ravi
    Rai, Himanshu
    Saikia, Rashmi
    Bisht, Arnav Shaurva
    Mahapatra, Souvik
    2024 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, SISPAD 2024, 2024,
  • [37] Concave and Convex Structures for Advanced 3-D NAND Flash Memory Technology
    Song, Jiho
    Sim, Jae-Min
    Kim, Beomsu
    Song, Yun-Heub
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (04) : 2810 - 2814
  • [38] Simulation on Threshold Voltage of L-Shaped Bottom Select Transistor in 3D NAND Flash Memory
    Zou, Xingqi
    Xia, Zhiliang
    Jin, Lei
    Zhang, Yu
    Jiang, Dandan
    Li, Dong Hua
    Xu, Qiang
    Hong, Peizhen
    Zeng, Ming
    Gao, Jing
    Tang, Zhaoyun
    Mei, Shaoning
    Huo, Zongliang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1122 - 1124
  • [39] Analysis and Optimization of Threshold Voltage Variability by Polysilicon Grain Size Simulation in 3D NAND Flash Memory
    Yang, Tao
    Xia, Zhiliang
    Shi, Dandan
    Ouyang, Yingjie
    Huo, Zongliang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 140 - 144
  • [40] Towards Improving Ionizing Radiation Tolerance of 3-D NAND Flash Memory
    Ray, Biswajit
    Buddhanoy, Matchima
    Kumar, Mondol Anik
    2023 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2023, : 109 - 112