Area, power efficient Vedic multiplier architecture using novel 4:2 compressor

被引:3
|
作者
Shetkar, Swati [1 ]
Koli, Sanjay [2 ]
机构
[1] GH Raisoni Coll Engn & Management, Dept Elect & Telecommun, Pune, Maharashtra, India
[2] Ajeenkya DY Patil Sch Engn, Dept Elect & Commun, Pune, Maharashtra, India
关键词
4:2 Compressor; Vedic multiplier; Urdhva-tiryagbhyam; Vedic mathematics;
D O I
10.1007/s12046-023-02274-1
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A multiplier is a key component in arithmetic and logical units. So low power consuming, area efficient speedy multiplier architecture is need of today's Arithmetic and Logic Unit. In the ancient Indian Vedic mathematics, the Urdhvatiryagbhyam sutra gives a multiplication methodology. Vedic multiplier improves the performance parameters of the digital circuit logically as well as physically. The performance of the multiplier depends upon a reduction in partial product generation. This is achieved with the help of a 4:2 compressor. In this paper, a logically improved, area-optimized 4:2 compressor is proposed. The proposed design is implemented in standard CMOS 45 nm technology and analyzed the results post layout design. For performance analysis, the novel proposed 4:2 compressor is used in a Vedic multiplier. After simulation, we get results which shows that the proposed compressor has 62.95% of power reduction and 53.31% delay reduction compared to the conventional compressor. The compressor shows a 44.34-10.57% reduction in ADP and 149.84-12.59% reduction in PDP against present variants. The proposed 4 Bit Vedic multiplier shows a 9.633% power reduction compared to the Vedic multiplier with a conventional compressor. The 4 Bit Vedic multiplier shows a 44.877-7.14% reduction in Area-Delay product and 27.99-0.22% reduction in Power-Delay product against present variants.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] VLSI Architecture for delay efficient 32-bit Multiplier using Vedic Mathematic sutras
    Ram, G. Challa
    Rani, D. Sudha
    Balasaikesava, R.
    Sindhuri, K. Bala
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1873 - 1877
  • [22] POWER EFFICIENT IMPLEMENTATION OF ECC USING LCSLA BASED DUAL FIELD VEDIC MULTIPLIER
    Sengottaiyan, Senthil Kumar
    Subramaniam, Vadivel
    Thangavel, Yuvaraja
    Sekar, Karthick
    COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2023, 76 (12): : 1868 - 1875
  • [23] Area and Power Efficient Multiplier-Less Architecture for FIR Differentiator
    Eligar, Sanjay
    Banakar, R. M.
    INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES, ICICCT 2019, 2020, 89 : 493 - 501
  • [24] Design of efficient binary multiplier architecture using hybrid compressor with FPGA implementation
    Thamizharasan, V.
    Parthipan, V.
    SCIENTIFIC REPORTS, 2024, 14 (01)
  • [25] Implementation of MAC using Area Efficient and Reduced Delay Vedic Multiplier Targeted at FPGA Architectures
    Paldurai, K.
    Hariharan, K.
    Karthikeyan, G. C.
    Lakshmanan, K.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 238 - 242
  • [26] FPGA Implementation of Complex Multiplier Using Minimum Delay Vedic Real Multiplier Architecture
    Rao, K. Deergha
    Gangadhar, Ch.
    Korrai, Praveen K.
    2016 IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS ENGINEERING (UPCON), 2016, : 580 - 584
  • [27] Design and Analysis of Low Power Approximate Multiplier Using Novel Compressor
    Thakur G.
    Sohal H.
    Jain S.
    SN Computer Science, 5 (5)
  • [28] A novel energy efficient 4-bit vedic multiplier using modified GDI approach at 32 nm technology
    Rao, K. Nishanth
    Sudha, D.
    Khalaf, Osamah Ibrahim
    Abdulsaheb, Ghaida Muttasher
    Kumar, Aruru Sai
    Priyanka, S. Siva
    Ouahada, Khmaies
    Hamam, Habib
    HELIYON, 2024, 10 (10)
  • [29] Design and Implementation of Energy Efficient Vedic Multiplier using FPGA
    Patil, Hemangi P.
    Sawant, S. D.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 206 - 210
  • [30] Design of an Efficient Multiplier Using Vedic Mathematics and Reversible Logic
    Gowthami, P.
    Satyanarayana, R. V. S.
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 601 - 604