Analysis and Design of a Delay-Locked Loop with Multiple Radiation-hardened Techniques

被引:1
|
作者
Chen, Yushi [1 ]
Zhuang, Yiqi [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
关键词
Delay-locked loop; Single-event transient (SET); Radiation-hardened techniques; Charge pump; Voltage-controlled delay line; CIRCUIT; DLL;
D O I
10.1007/s00034-022-02151-y
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a delay-locked loop (DLL) with multiple radiation-hardened techniques. A radiation-hardened charge pump (RH-CP) and a radiation-hardened voltage-controlled delay line (RH-VCDL) are proposed to mitigate effects on DLLs caused by single-event transient (SET). A lock detection module (LDM) is designed in the RH-CP to separate CP and VCDL when the DLL is locked. Thanks to LDM, the voltage transients caused by ion strikes on CP can be prevented from effecting the control voltage of VCDL and causing inverted lock error. A SET correction module (SCM) combined with sliced delay cells is used in the RH-VCDL to select the uncorrupted output and avoid missing pulses errors occurring at the output of DLL. The proposed DLL is designed in 22-nm CMOS process with an operation frequency of 5 GHz. Simulations at linear energy transfer (LET) between 40 and 100 MeV-cm(2)/mg show that RH-CP eliminates inverted lock error and RH-VCDL mitigates missing pulses generated by the DLL after ion strikes effectively.
引用
收藏
页码:130 / 146
页数:17
相关论文
共 50 条
  • [1] Analysis and Design of a Delay-Locked Loop with Multiple Radiation-hardened Techniques
    Yushi Chen
    Yiqi Zhuang
    Circuits, Systems, and Signal Processing, 2023, 42 : 130 - 146
  • [2] A Radiation-Hardened Delay-Locked Loop Applied for Multiple Frequency Ranges
    Chen, Yushi
    Zhuang, Yiqi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (06)
  • [3] A 133 MHz Radiation-Hardened Delay-Locked Loop
    Sengupta, Rajat
    Vermeire, Bert
    Clark, Lawrence T.
    Bakkaloglu, Bertan
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3626 - 3633
  • [4] Design techniques of delay-locked loop for jitter minimization in DRAM applications
    Chung, IY
    Sohn, Y
    Park, W
    Kim, C
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 753 - 759
  • [5] Resynchronising delay-locked loop
    DLR Oberpfaffenhofen, Wessling, Germany
    Electron Lett, 13 (1172-1173):
  • [6] Resynchronising delay-locked loop
    Wilde, A
    ELECTRONICS LETTERS, 1996, 32 (13) : 1172 - 1173
  • [7] The Generalized Delay-Locked Loop
    Wilde A.
    Wireless Personal Communications, 1998, 8 (2) : 113 - 130
  • [8] PERFORMANCE ANALYSIS OF NONCOHERENT DELAY-LOCKED LOOP IN MULTIPLE-ACCESS INTERFERENCE
    HONG, SE
    YOON, SY
    LEE, HS
    AHN, J
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1995, E78B (06) : 935 - 941
  • [9] Noise Immunity Modeling and Analysis of Delay-Locked Loop
    Park, InYoung
    Jang, IkChan
    Jung, WonJoo
    Kim, SoYoung
    2015 IEEE 19TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2015,
  • [10] Evaluation of Radiation-Hardened Design Techniques Using Frequency Domain Analysis
    Olson, Brian D.
    Holman, W. Timothy
    Massengill, Lloyd W.
    Bhuva, Bharat L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) : 2957 - 2961