Improving Performance and Energy-efficiency of DNN Accelerators with STT-RAM Buffers

被引:0
|
作者
Byeon, Gwangeun [1 ]
Kim, Seongwook [1 ]
Hong, Seokin [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
关键词
Deep Learning Accelerator; STT-MRAM;
D O I
10.1109/ISOCC59558.2023.10396473
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
DNN inference on mobile and edge devices is challenging due to high computational and storage demands. To accelerate the inference on these devices, various DNN accelerators have been proposed. In these accelerators, the on-chip buffers occupy a significant portion of the chip area because they need to be large enough to minimize the off-chip memory accesses and usually implemented with SRAM cells. This paper presents a DNN accelerator that utilizes Spin-Transfer Torque RAM (STT-RAM) to build large buffers with a low area budget. By exploiting the access patterns of activations and weights in DNN inference, we optimize the STT-RAM to have short write latency and low write power. Experimental results show that the buffers implemented with optimized STT-RAM significantly boost the performance and energy efficiency of the DNN accelerators.
引用
收藏
页码:207 / 208
页数:2
相关论文
共 50 条
  • [31] Performance analysis of STT-RAM with cross shaped free layer using Heusler alloys
    Tangudu Bharat Kumar
    Bahniman Ghosh
    Bhaskar Awadhiya
    Ankit Kumar Verma
    Journal of Semiconductors, 2016, (01) : 51 - 54
  • [32] Feedback Learning Based Dead Write Termination for Energy Efficient STT-RAM Caches
    SHEN Fanfan
    HE Yanxiang
    ZHANG Jun
    JIANG Nan
    LI Qing'an
    LI Jianhua
    ChineseJournalofElectronics, 2017, 26 (03) : 460 - 467
  • [33] Designing Low-VTH STT-RAM for Write Energy Reduction in Scaled Technologies
    Yahya, Farah B.
    Mansour, Mohammad M.
    Tschanz, James
    Khellah, Muhammad M.
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 5 - 9
  • [34] Performance analysis of STT-RAM with cross shaped free layer using Heusler alloys
    Kumar, Tangudu Bharat
    Ghosh, Bahniman
    Awadhiya, Bhaskar
    Verma, Ankit Kumar
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (01)
  • [35] Performance analysis of STT-RAM with cross shaped free layer using Heusler alloys
    Tangudu Bharat Kumar
    Bahniman Ghosh
    Bhaskar Awadhiya
    Ankit Kumar Verma
    Journal of Semiconductors, 2016, 37 (01) : 51 - 54
  • [36] Modeling the Impact of Dynamic Voltage Scaling on 1T-1J STT-RAM Write Energy and Performance
    Quang, Kien Trinh
    Ruocco, Sergio
    Alioto, Massimo
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2313 - 2316
  • [37] Energy Write STT-RAM Architecture with Bit-Wise Write-Completion Monitoring
    Zheng, Tianhao
    Park, Jaeyoung
    Orshansky, Michael
    Erez, Mattan
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 229 - 234
  • [38] Using STT-RAM to Enable Energy-Efficient Near-Threshold Chip Multiprocessors
    Pan, Xiang
    Teodorescu, Radu
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'14), 2014, : 485 - 486
  • [39] STT-RAM Energy Reduction Using Self-Referenced Differential Write Termination Technique
    Farkhani, Hooman
    Tohidi, Mohammad
    Peiravi, Ali
    Madsen, Jens Kargaard
    Moradi, Farshad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 476 - 487
  • [40] Two-Phase Read Strategy for Low Energy Variation-Tolerant STT-RAM
    Park, Jaeyoung
    Yim, Young Uk
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2584 - 2590