Improving Performance and Energy-efficiency of DNN Accelerators with STT-RAM Buffers

被引:0
|
作者
Byeon, Gwangeun [1 ]
Kim, Seongwook [1 ]
Hong, Seokin [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
关键词
Deep Learning Accelerator; STT-MRAM;
D O I
10.1109/ISOCC59558.2023.10396473
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
DNN inference on mobile and edge devices is challenging due to high computational and storage demands. To accelerate the inference on these devices, various DNN accelerators have been proposed. In these accelerators, the on-chip buffers occupy a significant portion of the chip area because they need to be large enough to minimize the off-chip memory accesses and usually implemented with SRAM cells. This paper presents a DNN accelerator that utilizes Spin-Transfer Torque RAM (STT-RAM) to build large buffers with a low area budget. By exploiting the access patterns of activations and weights in DNN inference, we optimize the STT-RAM to have short write latency and low write power. Experimental results show that the buffers implemented with optimized STT-RAM significantly boost the performance and energy efficiency of the DNN accelerators.
引用
收藏
页码:207 / 208
页数:2
相关论文
共 50 条
  • [11] Leveraging MLC STT-RAM for Energy-efficient CNN Training
    Zhao, Hengyu
    Zhao, Jishen
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS (MEMSYS 2018), 2018, : 279 - 290
  • [12] A Virtual Memory Architecture to Enhance STT-RAM Performance as Main Memory
    Ewais, Mohammad A.
    Omran, Mohamed A.
    Raafat, Andrew
    Alkabani, Yousra
    2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,
  • [13] An Energy-efficent Scheme for STT-RAM L1 Cache
    Yao, Jun
    Ma, Jianliang
    Chen, Tianzhou
    Hu, Tongsen
    2013 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2013 IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (HPCC_EUC), 2013, : 1345 - 1350
  • [14] Energy-Delay-Reliability of Present and Next Generation STT-RAM Technology
    Ganguly, Samiran
    Xie, Yunkun
    Ghosh, Avik
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 1010 - 1013
  • [15] Energy-Aware Adaptive Restore Schemes for MLC STT-RAM Cache
    Chen, Xunchao
    Khoshavi, Navid
    DeMara, Ronald F.
    Wang, Jun
    Huang, Dan
    Wen, Wujie
    Chen, Yiran
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (05) : 786 - 798
  • [16] Encoding Separately: An Energy-efficient Write Scheme for MLC STT-RAM
    Xu, Jie
    Feng, Dan
    Tong, Wei
    Liu, Jingning
    Zhou, Wen
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 581 - 584
  • [17] A Holistic Tri-region MLC STT-RAM Design with Combined Performance, Energy, and Reliability Optimizations
    Wen, Wujie
    Mao, Mengjie
    Li, Hai
    Chen, Yiran
    Pei, Yukui
    Ge, Ning
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1285 - 1290
  • [18] TAMPER: Thermal Assistant Method to Improve Write PERformance in STT-RAM Memories
    Faraji, Saeed Seyed
    Hajisadeghi, Amir Mohammad
    Zarandi, Hamidreza
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 2039 - 2044
  • [19] Prediction Hybrid Cache: An Energy-Efficient STT-RAM Cache Architecture
    Ahn, Junwhan
    Yoo, Sungjoo
    Choi, Kiyoung
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 940 - 951
  • [20] STT-RAM Write Energy Consumption Reduction by Differential Write Termination Method
    Farkhani, Hooman
    Peiravi, Ali
    Madsen, Jens K.
    Moradi, Farshad
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2936 - 2939