An 8-30 GHz High-Linearity Harmonic-Rejection Mixer in 45 nm CMOS SOI

被引:2
|
作者
Ahmed, Amr [1 ]
Rebeiz, Gabriel M. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
CMOS silicon-on-insulator (SOI); four-way power divider; harmonic rejection mixer (HRM); high linearity; matching; passive mixer; polyphase filter (PPF); vector addition; Wilkinson divider; RECEIVER; DESIGN; DIVIDERS;
D O I
10.1109/TMTT.2023.3327884
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a wideband mm-wave passive harmonic rejection mixer (HRM) operating at 8 to 30 GHz. Resistive scaling is used to maintain high mixer linearity while rejecting the third and fifth harmonic foldings. The clock generation circuit employs a passive two-stage polyphase filter (PPF) followed by a phase interpolator capacitor divider circuit to generate the eight-phases, which eliminates clock dividers and results in efficient operation up to 30 GHz. Furthermore, the clocks are designed with overlapping 50% duty cycle, and mixer cell-to-cell isolation is achieved using a Wilkinson network in the radio frequency (RF) path. This novel design results in mm-wave operation with wide instantaneous bandwidth and greatly reduced LO power consumption. The HRM is fabricated in Global Foundries 45RFSOI CMOS process and has a measured conversion loss of - 12.5 to - 15.5 dB at 8-30 GHz with an instantaneous IF bandwidth of up to 8 GHz. A harmonic rejection ratio (HRR) of 27-45 dB is measured across the entire bandwidth for the second, third and fifth harmonics. The measured input P1dB and IP3 are 4.2-7 and 14.2-16.2 dBm, respectively, at 8-30 GHz. The harmonic rejection is further seen in the mixer spur table, with measured spurs of - 70, - 70, - 60 dBm for the (2, 2), (2, 3) and (3, 3) spur for an LO frequency of 10 GHz, IF of 0.5 GHz and input signal power of 0 dBm. The total power consumption of the mixer is 200-390 mW at 8-30 GHz. This mixer is suitable for high linearity mm-wave 5G systems and wideband receivers and can be easily scaled to 20-50 GHz with similar low power consumption.
引用
收藏
页码:3361 / 3372
页数:12
相关论文
共 50 条
  • [31] 167-GHz and 155-GHz High Gain D-band Power Amplifiers in CMOS SOI 45-nm Technology
    Hamani, Abdelaziz
    Siligaris, Alexandre
    Blampey, Benjamin
    Jimenez, Jose Luis Gonzalez
    2020 15TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2021, : 261 - 264
  • [32] 0.3 V 15-GHz Band VCO ICs with Novel Transformer-Based Harmonic Tuned Tanks in 45-nm SOI CMOS
    Xu, Xiao
    Sugiura, Tsuyoshi
    Yoshimasu, Toshihiko
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (10): : 417 - 425
  • [33] A 5.2 GHz High Gain High Isolation Double Balance Gilbert Cell Mixer with linearity improvement in TSMC 180nm CMOS Technology for WLAN application
    Saoudi, Hanen
    Dhieb, Mohamed
    Ghariani, Hamadi
    Lahiani, Mongi
    2017 18TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2017, : 133 - 138
  • [34] 46% Peak PAE 28 GHz High Linearity Stacked-FET Power Amplifier IC with a Novel Two-Step Adaptive Bias Circuit in 45-nm SOI CMOS
    Sugiura, Tsuyoshi
    Yoshimasu, Toshihiko
    2022 17TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2022), 2022, : 165 - 168
  • [35] Lock Detector Integrated in a High Order Frequency Multiplier Operating at 60-GHz-Band in 45nm CMOS SOI Technology
    Boulmirat, Abdessamad
    Siligaris, Alexandre
    Jany, Clement
    Gonzalez-Jimenez, Jose L.
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 944 - 947
  • [36] A 2.8-to-5.8 GHz harmonic VCO based on an 8-shaped inductor in a 28 nm UTBB FD-SOI CMOS process
    Mahmoud, Ahmed
    Fanori, Luca
    Mattsson, Thomas
    Caputa, Peter
    Andreani, Pietro
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (03) : 391 - 399
  • [37] A 2.8-to-5.8 GHz harmonic VCO based on an 8-shaped inductor in a 28 nm UTBB FD-SOI CMOS process
    Ahmed Mahmoud
    Luca Fanori
    Thomas Mattsson
    Peter Caputa
    Pietro Andreani
    Analog Integrated Circuits and Signal Processing, 2016, 88 : 391 - 399
  • [38] A 52-65 GHz Frequency Quadrupler With Low Conversion Loss and High Harmonic Rejection Ratio in 28-nm CMOS
    Sun, Ning-Zheng
    Li, Hui-Yang
    Xu, Jin-Xu
    Gao, Li
    Zhang, Xiu Yin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (08) : 2784 - 2788
  • [39] MOSCAP Ring Modulator with 1.5μm Radius, 8.5 THz FSR and 30 GHz/V Shift Efficiency in a 45nm SOI CMOS Process
    Gevorgyan, Hayk
    Khilo, Anatol
    Wade, Mark T.
    Stojanovic, Vladimir M.
    Popovic, Milos A.
    2021 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2021,
  • [40] Design of a 60 GHz 32% PAE Class-AB PA with 2nd Harmonic Control in 45-nm PD-SOI CMOS
    Ciocoveanu, Radu
    Weigel, Robert
    Hagelauer, Amelie
    Issakov, Vadim
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2635 - 2646