Low Power Logic Obfuscation Through System Level Clock Gating

被引:0
|
作者
Xing, Daniel [1 ]
Liu, Yuntao [1 ]
Srivastava, Ankur [1 ]
机构
[1] Univ Maryland, College Pk, MD 20742 USA
来源
2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED | 2023年
关键词
clock gating; logic locking;
D O I
10.1109/ISLPED58423.2023.10244561
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Logic locking methods such as Stripped Functionality Logic Locking (SFLL) tend to yield high overheads. SFLL only corrupts a small part of the input space by design in order to maintain good SAT resilience and in doing so selects high frequency inputs to corrupt (protect) and therefore increases locking's impact on system level error. This implies that much of the time stripped modules are doing unnecessary work while the restore units are correcting the computations. We propose taking advantage of this fact to selectively clock gate the modules when protected inputs are being processed. Under the highest possible level of attack resilience, this alone can yield up to 24.5% dynamic power savings when protected inputs are applied to synthesized MediaBench benchmarks. We also propose a system-level design approach that utilizes the data-flow graph to also gate operations that fully depend on other gated operations. In conjunction with modifying operation binding, this increases power savings to 32.9% under the same strict security constraints.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Implementation of Clock-Gating Technology in Low Power IC Design
    Gao, Shen
    Chen, Qiliang
    Bi, Bo
    2011 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND INFORMATION TECHNOLOGY (ICCCIT 2011), 2011, : 165 - 168
  • [32] COMPARITIVE ANALYSIS OF VARIOUS LOW POWER CLOCK GATING DESIGN FOR ALU
    Raja, L.
    Thanushkodi, K.
    Hemalatha, T.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [34] Performance Analysis and Implementation of Clock gating techniques for Low power applications
    Anand, N.
    Joseph, George
    Oommen, Suwin Sam
    2014 INTERNATIONAL CONFERENCE ON SCIENCE ENGINEERING AND MANAGEMENT RESEARCH (ICSEMR), 2014,
  • [35] Low-power flip-flops with reliable clock gating
    Strollo, AGM
    Napoli, E
    De Caro, D
    MICROELECTRONICS JOURNAL, 2001, 32 (01) : 21 - 28
  • [36] SAT based Low Power Scheduling and Module Binding with Clock Gating
    Chandrakar, Khushbu
    Mishra, Shashank
    Roy, Suchismita
    2015 THIRD INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION, CONTROL AND INFORMATION TECHNOLOGY (C3IT), 2015,
  • [37] A Low Power Hybrid Clock Gating Technique for High Frequency Applications
    Verma, Priyanka
    Selvakumar, J.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [38] Low-power dual-supply clock networks with clock gating and frequency doubling
    Lee, Hoi-Jin
    Kim, Jong-Woo
    Han, Tae Hee
    Son, Jae Cheol
    Kong, Jeong-Taek
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2012, 9 (06): : 502 - 508
  • [39] New Activity-Driven Clock Tree Design Methodology for Low Power Clock Gating
    Lin, Chen-Hsien
    Huang, Shih-Hsu
    Jian, Jia-Hong
    Chen, Xin-Jia
    2017 6TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2017,
  • [40] Low-Power FSM Synthesis Based on Automated Power and Clock Gating Technique
    Nag, Abhishek
    Das, Subhajit
    Pradhan, Sambhu Nath
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)