A neural network based background calibration for pipelined-SAR ADCs at low hardware cost

被引:4
|
作者
Xiang, Yuguo [1 ]
Chen, Min [1 ]
Zhai, Danfeng [1 ]
Zhao, Yutong [1 ]
Ren, Junyan [1 ]
Ye, Fan [1 ]
机构
[1] Fudan Univ, State Key Lab Integrated Chips & Syst, Shanghai, Peoples R China
基金
中国国家自然科学基金;
关键词
analogue-digital conversion; analogue integrated circuits; digital arithmetic; digital communication;
D O I
10.1049/ell2.12909
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a background calibration scheme for the pipelined-Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC) based on the neural network. Due to the non-linear function fitting capability of the neural network, the linearity of the ADC is improved effectively. However, the hardware complexity of the neural network limits its application and promotion in ADC calibration. Hence, this paper also presents the optimization schemes, including the neuron-based sharing neural network and the partially binarized with fixed neural network, in terms of calibration architecture and algorithm. A 60 MS/s 14-bit pipelined-SAR ADC prototyped in 28-nm technology is utilized to verify the feasibility of the proposed calibration method. The measurement results show that the proposed calibration greatly enhances the Spurious Free Dynamic Range (SFDR) and Signal-to-Noise-and-Distortion Ratio (SNDR) from low frequency to Nyquist frequency. Meanwhile, the original calibrator and improved calibrator are synthesized in Synopsys Design Compiler to compare their hardware complexity. Compared with the unoptimized version, the optimized schemes can decrease the logic area and the network weights up to 76% and 52%, with negligible loss in calibration performance.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Digital background calibration of higher order nonlinearities in pipelined ADCs
    Meruva, Anand
    Jalali, Bahar
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1233 - +
  • [42] Digital Background Calibration With Histogram of Decision Points in Pipelined ADCs
    Gholami, Peyman
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 16 - 20
  • [43] A dither-based background calibration circuit for pipelined ADCs in 40 nm CMOS
    He, Ben
    Guo, Xuan
    Jia, Hanbo
    Sun, Kai
    Zhou, Lei
    Chen, Zhijie
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2025, 22 (05):
  • [44] Digital Background Calibration For Pipelined SAR ADC Based On LMS algorithm
    Lei, Qing
    Wu, ZhaoHui
    Li, Bin
    Wu, HaiJun
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [45] Statistics-Based Digital Background Calibration of Residue Amplifier Nonlinearity in Pipelined ADCs
    Mafi, Hamidreza
    Yargholi, Mostafa
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (12) : 4097 - 4109
  • [46] Split-Delta Background Calibration for SAR ADCs
    Pena-Ramos, Juan-Carlos
    Verhelst, Marian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (02) : 221 - 225
  • [47] Background Calibration of Pipelined ADCs Via Decision Boundary Gap Estimation
    Brooks, Lane
    Lee, Hae-Seung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (10) : 2969 - 2979
  • [48] Background Calibration of Comparator Offsets in SHA-Less Pipelined ADCs
    Zhu, Congyi
    Lin, Jun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 357 - 361
  • [49] Digital background calibration of capacitor-mismatch errors in pipelined ADCs
    Taherzadeh-Sani, Mohammad
    Hamoui, Anas A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) : 966 - 970
  • [50] A digital background calibration technique for interstage gain nonlinearity in pipelined ADCs
    Ding, Bowen
    Miao, Peng
    Li, Fei
    Gu, Weiqi
    IEICE ELECTRONICS EXPRESS, 2022, 19 (04):