A neural network based background calibration for pipelined-SAR ADCs at low hardware cost

被引:4
|
作者
Xiang, Yuguo [1 ]
Chen, Min [1 ]
Zhai, Danfeng [1 ]
Zhao, Yutong [1 ]
Ren, Junyan [1 ]
Ye, Fan [1 ]
机构
[1] Fudan Univ, State Key Lab Integrated Chips & Syst, Shanghai, Peoples R China
基金
中国国家自然科学基金;
关键词
analogue-digital conversion; analogue integrated circuits; digital arithmetic; digital communication;
D O I
10.1049/ell2.12909
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a background calibration scheme for the pipelined-Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC) based on the neural network. Due to the non-linear function fitting capability of the neural network, the linearity of the ADC is improved effectively. However, the hardware complexity of the neural network limits its application and promotion in ADC calibration. Hence, this paper also presents the optimization schemes, including the neuron-based sharing neural network and the partially binarized with fixed neural network, in terms of calibration architecture and algorithm. A 60 MS/s 14-bit pipelined-SAR ADC prototyped in 28-nm technology is utilized to verify the feasibility of the proposed calibration method. The measurement results show that the proposed calibration greatly enhances the Spurious Free Dynamic Range (SFDR) and Signal-to-Noise-and-Distortion Ratio (SNDR) from low frequency to Nyquist frequency. Meanwhile, the original calibrator and improved calibrator are synthesized in Synopsys Design Compiler to compare their hardware complexity. Compared with the unoptimized version, the optimized schemes can decrease the logic area and the network weights up to 76% and 52%, with negligible loss in calibration performance.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Background calibration algorithm for 3-stage pipelined-SAR ADCs
    Dong, Peng
    Zhang, Yang
    Mei, Fengyi
    PROCEEDINGS OF 2019 INTERNATIONAL CONFERENCE ON IMAGE, VIDEO AND SIGNAL PROCESSING (IVSP 2019), 2019, : 81 - 84
  • [2] Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators
    Sun, Jie
    Zhang, Minglei
    Qiu, Lei
    Wu, Jianhui
    Liu, Weiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (04) : 1074 - 1078
  • [3] A Calibration Scheme for Nonlinearity of the SAR-Pipelined ADCs Based on a Shared Neural Network
    Chen, Min
    Wu, Yimin
    Lan, Jingchao
    Ye, Fan
    Chen, Chixiao
    Ren, Junyan
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 205 - 208
  • [4] A background calibration in pipelined ADCs
    Mafi, Hamid R.
    Sodagar, Amir M.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2013, 67 (08) : 729 - 732
  • [5] A Hardware-Efficient Calibrator for SAR-Pipelined ADCs with a Layer-based Sharing Neural Network
    Chen, Min
    Xu, Nuo
    Zhao, Yutong
    Ye, Fan
    Ren, Junyan
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 125 - 128
  • [6] Gain-boosted dynamic amplifier for pipelined-SAR ADCs
    Zhang, Minglei
    Liu, Qiyuan
    Fan, Xiaohua
    ELECTRONICS LETTERS, 2017, 53 (11) : 709 - 710
  • [7] DIGITAL BACKGROUND CALIBRATION FOR PIPELINED ADCS
    Shi, Kun
    Redfern, Arthur J.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2766 - 2769
  • [8] A Temperature Compensation Technique for a Dynamic Amplifier in Pipelined-SAR ADCs
    Zhang, Minglei
    Noh, Kyoohyun
    Fan, Xiaohua
    Sanchez-Sinencio, Edgar
    IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (01): : 10 - 13
  • [9] A Low-Power Low-Cost On-Chip Digital Background Calibration for Pipelined ADCs
    Peng, Xizhu
    Guo, Jinfeng
    Bao, Qingqing
    Li, Zeyu
    Zhuang, Haoyu
    Tang, He
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [10] A Low-Power Low-Cost On-Chip Digital Background Calibration for Pipelined ADCs
    Peng, Xizhu
    Guo, Jinfeng
    Bao, Qingqing
    Li, Zeyu
    Zhuang, Haoyu
    Tang, He
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (11) : 2568 - 2574