Common Source Inductance Compensation Technique for Dynamic Current Balancing in SiC MOSFETs Parallel Operations

被引:2
|
作者
Zhang, Boyi [1 ]
Wang, Ruxi [1 ]
Barbosa, Peter [1 ]
Tsai, Yu-Hsuan [2 ]
Wang, Wen-Sheng [2 ]
Lai, Wen-Shang [2 ]
机构
[1] Delta Elect Amer Ltd, 5101 Davis Dr, Res Triangle Pk, NC 27709 USA
[2] Delta Elect Inc, 16 Tungyuan Rd, Taoyuan 320023, Taiwan
关键词
Device paralleling; dynamic current balance; multi-chip power module; traction inverters; WBG devices;
D O I
10.1109/APEC43580.2023.10131181
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In high-current applications such as traction inverters, SiC MOSFETs are paralleled to increase the current capability. One major issue in paralleling SiC MOSFETs is the dynamic current unbalance. The unbalanced dynamic current could lead to severe device and system failures. It was well known that one of the root causes of dynamic current unbalance is parasitic parameter unbalance due to asymmetrical layout. In this paper, the impact of different parasitic parameters in circuit layout on current sharing is identified. Based on the analysis, a common source inductance (CSI) compensation technique is proposed for SiC MOSFETs in parallel operations to balance the dynamic current during the switching transient. With the proposed technique, the dynamic current among paralleled switches is evenly distributed even when the layout is not symmetrical. The improved current sharing is achieved by designing the common source inductance of each paralleled device inversely proportional to the power loop inductance. Because of the balanced dynamic current, the reliability of the circuit with the proposed layout can be significantly improved. The proposed technique is an easy-to-implement design that requires no additional components. Two types of prototypes are built to verify the proposed technique: A half-bridge configuration with SiC discrete devices in parallel and a multi-chip power module with SiC dies in parallel. The proposed technique is proven effective in both cases.
引用
收藏
页码:358 / 365
页数:8
相关论文
共 50 条
  • [31] Impact of the Threshold Dispersity Evolution on the Current Sharing of Parallel SiC MOSFETs
    Tang, Lei
    Jiang, Huaping
    Liao, Ruijin
    Huang, Yihan
    Zhong, Xiaohan
    Qi, Xiaowei
    Liu, Li
    Zhang, Quan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (05) : 6312 - 6326
  • [32] Current Sharing of Parallel SiC MOSFETs under Short Circuit Conditions
    Wu, Ruizhu
    Mendy, Simon
    Gonzalez, Jose Ortiz
    Jahdi, Saeed
    Alatise, Olayiwola
    2021 23RD EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'21 ECCE EUROPE), 2021,
  • [33] Layout Inductance Assisted Novel Turn-ON Switching Loss Recovery Technique for SiC MOSFETs
    Miryala, Vamshi Krishna
    Pandey, Vibhav
    Hatua, Kamalesh
    Bhattacharya, Subhashish
    IEEE Journal of Emerging and Selected Topics in Industrial Electronics, 2021, 2 (04): : 513 - 525
  • [34] Digital Control Based Voltage Balancing for Series Connected SiC MOSFETs under Switching Operations
    Shingu, Katsuya
    Wada, Keiji
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 5495 - 5500
  • [35] Current Balancing Techniques of Parallel-Connected Silicon Carbide MOSFETs: A Review
    Giannopoulos, N.
    Ioannidis, G. Ch.
    Vokas, G. A.
    Psomopoulos, C. S.
    TECHNOLOGIES AND MATERIALS FOR RENEWABLE ENERGY, ENVIRONMENT AND SUSTAINABILITY: TMREES19GR, 2019, 2190
  • [36] SVM Strategies for Simultaneous Common-Mode Voltage Reduction and DC Current Balancing in Parallel Current Source Converters
    He, Jinwei
    Li, Qiang
    Wang, Hao
    Lyu, Yuan
    Jia, Hongjie
    Wang, Chengshan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (10) : 8859 - 8871
  • [37] Current Source Gate Drive to Reduce Switching Loss for SiC MOSFETs
    Gui, Handong
    Zhang, Zheyu
    Chen, Ruirui
    Niu, Jiahao
    Tolbert, Leon M.
    Wang, Fred
    Blalock, Benjamin J.
    Costinett, Daniel J.
    Choi, Benjamin B.
    THIRTY-FOURTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2019), 2019, : 972 - 978
  • [38] Current-Balancing Technique for Interleaved Voltage Source Inverters With Magnetically Coupled Legs Connected in Parallel
    Capella, Gabriel J.
    Pou, Josep
    Ceballos, Salvador
    Zaragoza, Jordi
    Agelidis, Vassilios G.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2015, 62 (03) : 1335 - 1344
  • [39] Static Current Balancing Strategy for Parallel IGBTs Based on Parametric Compensation
    Peng, Lan
    Huang, Haihong
    Wang, Haixin
    IEEE TRANSACTIONS ON PLASMA SCIENCE, 2024, 52 (07) : 2907 - 2916
  • [40] Switching current imbalance mitigation in power modules with parallel connected SiC MOSFETs
    Beczkowski, Szymon
    Jorgensen, Asger Bjorn
    Li, Helong
    Uhrenfeldt, Christian
    Dai, Xiaoping
    Munk-Nielsen, Stig
    2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,