Common Source Inductance Compensation Technique for Dynamic Current Balancing in SiC MOSFETs Parallel Operations

被引:2
|
作者
Zhang, Boyi [1 ]
Wang, Ruxi [1 ]
Barbosa, Peter [1 ]
Tsai, Yu-Hsuan [2 ]
Wang, Wen-Sheng [2 ]
Lai, Wen-Shang [2 ]
机构
[1] Delta Elect Amer Ltd, 5101 Davis Dr, Res Triangle Pk, NC 27709 USA
[2] Delta Elect Inc, 16 Tungyuan Rd, Taoyuan 320023, Taiwan
关键词
Device paralleling; dynamic current balance; multi-chip power module; traction inverters; WBG devices;
D O I
10.1109/APEC43580.2023.10131181
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In high-current applications such as traction inverters, SiC MOSFETs are paralleled to increase the current capability. One major issue in paralleling SiC MOSFETs is the dynamic current unbalance. The unbalanced dynamic current could lead to severe device and system failures. It was well known that one of the root causes of dynamic current unbalance is parasitic parameter unbalance due to asymmetrical layout. In this paper, the impact of different parasitic parameters in circuit layout on current sharing is identified. Based on the analysis, a common source inductance (CSI) compensation technique is proposed for SiC MOSFETs in parallel operations to balance the dynamic current during the switching transient. With the proposed technique, the dynamic current among paralleled switches is evenly distributed even when the layout is not symmetrical. The improved current sharing is achieved by designing the common source inductance of each paralleled device inversely proportional to the power loop inductance. Because of the balanced dynamic current, the reliability of the circuit with the proposed layout can be significantly improved. The proposed technique is an easy-to-implement design that requires no additional components. Two types of prototypes are built to verify the proposed technique: A half-bridge configuration with SiC discrete devices in parallel and a multi-chip power module with SiC dies in parallel. The proposed technique is proven effective in both cases.
引用
收藏
页码:358 / 365
页数:8
相关论文
共 50 条
  • [21] Current Balancing of Paralleled SiC MOSFETs for a Resonant Pulsed Power Converter
    Wu, Qunfang
    Wang, Mengqi
    Zhou, Weiyang
    Wang, Xiaoming
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (06) : 5557 - 5561
  • [22] Analysis and optimization of equivalent source inductance for balancing dynamic current of multi-chip SiC power modules based on Cu-clip Bonding
    Liu, Xun
    Ma, Kun
    Sun, Yameng
    Zhang, Xiao
    Song, Yifan
    Li, Xuehan
    Chen, Arming
    Zhou, Yang
    Liu, Sheng
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [23] A Dynamic Current Balancing Method for Paralleled SiC MOSFETs Using Monolithic Si-RC Snubber Based on a Dynamic Current Sharing Model
    Lv, Jianwei
    Chen, Cai
    Liu, Baihan
    Yan, Yiyang
    Kang, Yong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (11) : 13368 - 13384
  • [24] A Dynamic Current Balancing Method for Paralleled SiC MOSFETs With Gate-Branch Full-Coupled Inductors
    Lv, Jianwei
    Yan, Yiyang
    Liu, Jiaxin
    Liu, Baihan
    Zheng, Zexiang
    Chen, Cai
    Kang, Yong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (10) : 12600 - 12614
  • [25] Cu Clip-Bonding Method With Optimized Source Inductance for Current Balancing in Multichip SiC MOSFET Power Module
    Wang, Laili
    Zhang, Tongyu
    Yang, Fengtao
    Ma, Dingkun
    Zhao, Cheng
    Pei, Yunqing
    Gan, Yongmei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (07) : 7952 - 7964
  • [26] Output Curves Based Hierarchical Clustering Screening Method with Static/Dynamic Current Balancing for Paralleled SiC MOSFETs
    Zheng F.
    Meng H.
    Zhou Z.
    Xu H.
    Luo H.
    Li W.
    CPSS Transactions on Power Electronics and Applications, 2023, 8 (03): : 257 - 268
  • [27] Layout-Dominated Dynamic Imbalanced Current Analysis and Its Suppression Strategy of Parallel SiC MOSFETs
    Zhao, Bin
    Sun, Peng
    Yu, Qiuping
    Cai, Yumeng
    Zhao, Zhibin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2021, 21 (03) : 394 - 404
  • [28] Active Current Balancing for Parallel-Connected Silicon Carbide MOSFETs
    Xue, Yang
    Lu, Junjie
    Wang, Zhiqiang
    Tolbert, Leon M.
    Blalock, Benjamin J.
    Wang, Fred
    2013 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2013, : 1563 - 1569
  • [29] High Off-State Impedance Gate Driver of SiC MOSFETs for Crosstalk Voltage Elimination Considering Common-Source Inductance
    Li, Chengmin
    Lu, Zhebie
    Chen, Ying
    Li, Chushan
    Luo, Haoze
    Li, Wuhua
    He, Xiangning
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (03) : 2999 - 3011
  • [30] Current Sharing Behavior of Parallel Connected Silicon Carbide MOSFETs Influenced by Parasitic Inductance
    Ding, Sibao
    Wang, Panbao
    Wang, Wei
    Xu, Dianguo
    Blaabjerg, Frede
    2019 10TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND ECCE ASIA (ICPE 2019 - ECCE ASIA), 2019,