Optimizing Post-Silicon Validation for FPGA Serial Configuration using an Automation Framework and Timing Characterization Verification

被引:0
|
作者
Zainol, Mohd Amiruddin [1 ]
Khamron, Sompon [1 ]
Bin, Ng Gua [1 ]
机构
[1] Intel Microelect M Sdn Bhd, Bayan Lepas, Pulau Pinang, Malaysia
关键词
post-silicon; verification; validation; timing characterization; serial configuration; QSPI; FPGA;
D O I
10.1109/ITC-Asia58802.2023.10301165
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity of integrated circuit designs necessitates a more accurate and effective method for post-silicon validation and verification of serial configuration. This paper introduces an approach for post-silicon validation and verification of active serial configuration on Intel FPGA devices, focusing on the Agilex family. Our innovative method concentrates on leveraging an automation framework that enhances the accuracy and efficiency of the validation process by incorporating a combination of implemented test case scenarios and continuous automated regression tests. To guarantee the device operates according to specifications during the verification process, we propose a cutting-edge characterization method utilizing FPGA technology and QSPI flash, overcoming traditional limitations in electrical validation methods. In addition, the proposed method features reusable hardware and software implementations. By demonstrating the effectiveness of our approach across various operating conditions, we not only enhance confidence in the Agilex datasheet but also pave the way for more efficient and accurate post-silicon validation processes in FPGA design and development. Furthermore, this not only enhances the reliability of the post-silicon validation process but also improves overall product quality.
引用
收藏
页数:6
相关论文
共 40 条
  • [21] Post-silicon timing yield enhancement using dual-mode elements
    Kim, W.
    Park, H. S.
    Kim, Y. H.
    ELECTRONICS LETTERS, 2009, 45 (16) : 827 - 828
  • [22] Extending Post-Silicon Coverage Measurement Using Time-Multiplexed FPGA Overlays
    Eslami, Fatemeh
    Hung, Eddie
    Wilton, Steven J. E.
    2018 23RD IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2018,
  • [23] AN OPTIMIZED AND UNIFIED SYSTEM FOR FPGA POWER-UP VALIDATION TO MINIMIZE POST-SILICON CYCLING TIME
    Hua, Hua
    Han, Hongpeng
    2015 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE, 2015,
  • [24] Construction of Coverage Data for Post-Silicon Validation Using Big Data Techniques
    El Mandouh, Eman
    Gamal, A.
    Khaled, A.
    Ibrahim, T.
    Wassal, Amr G.
    Hemayed, Elsayed
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 46 - 49
  • [25] Efficient Post-Silicon Validation of Network-on-Chip using Wireless Links
    Rout, Sidhartha Sankar
    Basu, Kanad
    Deb, Sujay
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 371 - 376
  • [26] Applying a Trusted Microelectronics Post-Silicon Verification & Validation Workflow to Legacy Integrated Circuit Design Recovery
    Scholl, Jon
    Padro, Noah
    Patel, Yash
    McDonley, Tim
    Waite, Adam R.
    Kelley, John
    Eakins, Christian
    Juntiff, Tamara
    Kimura, Adam
    2024 IEEE PHYSICAL ASSURANCE AND INSPECTION OF ELECTRONICS, PAINE 2024, 2024,
  • [27] High Speed Serial Links Risk Assessment in Industrial Post-Silicon Validation Exploiting Machine Learning Techniques
    Sanchez-Martinez, Cesar A.
    Lopez-Meyer, Paulo
    Juarez-Hernandez, Esdras
    Desiga-Orenday, Aaron
    Viveros-Wacher, Andres
    2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,
  • [28] Structured Approach to Post-Silicon Validation and Debug Using Symbolic Quick Error Detection
    Lin, David
    Singh, Eshan
    Barrett, Clark
    Mitra, Subhasish
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [29] A 2-D compaction Method using Macro block for Post-Silicon Validation
    Jung, Won
    Oh, Hyunggoy
    Kang, Dongho
    Kang, Sungho
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 41 - 42
  • [30] Effective Post-Silicon Validation of System-on-Chips Using Quick Error Detection
    Lin, David
    Hong, Ted
    Li, Yanjing
    Eswaran, S.
    Kumar, Sharad
    Fallah, Farzan
    Hakim, Nagib
    Gardner, Donald S.
    Mitra, Subhasish
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (10) : 1573 - 1590