Designs of Array Multipliers with an Optimized Delay in Quantum-Dot Cellular Automata

被引:4
|
作者
Yan, Aibin [1 ,2 ]
Li, Xuehua [1 ]
Liu, Runqi [1 ]
Huang, Zhengfeng [2 ]
Girard, Patrick [3 ]
Wen, Xiaoqing [4 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Hefei 230601, Peoples R China
[2] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
[3] Univ Montpellier, LIRMM, CNRS, F-34093 Montpellier, France
[4] Kyushu Inst Technol, Dept Comp Sci & Networks, Fukuoka 8208502, Japan
关键词
QCA; array multiplier; XOR gate; full adder; BCD ADDER DESIGNS; DIVIDER; CLOCKING; POWER; GATE;
D O I
10.3390/electronics12143189
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot cellular automata (QCA) has been considered as a novel nano-electronic technology. With the advantages of low power consumption, high speed, and high integration, QCA has been treated as the potential replacement technology of the CMOS (complementary metal oxide semiconductor) which is currently used in the industry. This paper presents a QCA-based array multiplier with an optimized delay. This type of circuit is the basic building block of many arithmetic logic units and electronic communication systems. Compared to the existing array multipliers, the proposed multipliers have the smallest cell count and area. The proposed designs used a compact clock scheme to reduce the carry delay of the signals. The 2 x 2 array multiplier clock delay was reduced by almost 65% compared to the existing designs. Moreover, since the multiplier exhibits a good scalability, for further proof, we proposed a 3 x 3 array multiplier. Simulation results asserted the feasibility of the proposed multipliers. Extensive comparison results demonstrated that when the design scaling was increased, our proposed designs still displayed an efficient overhead in terms of the delay, cell count, and area. The QCADesigner tool was employed to validate the proposed array multipliers. The QCADesigner-E was used to measure the power dissipation of the alternative compared solutions.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Clocking of molecular quantum-dot cellular automata
    Hennessy, K
    Lent, CS
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (05): : 1752 - 1755
  • [42] New phenomenon of quantum-dot cellular automata
    Zeng L.-G.
    Wang Q.-K.
    Dai Y.-B.
    Journal of Zhejiang University-SCIENCE A, 2005, 6 (10): : 1090 - 1094
  • [43] Quantum-Dot Cellular Automata Serial Comparator
    Lampreht, Blaz
    Stepancic, Luka
    Vizec, Igor
    Zankar, Bostjan
    Mraz, Miha
    Bajec, Iztok Lebar
    Pecar, Primoz
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 447 - 452
  • [44] Quantum-dot Cellular Automata: Review Paper
    Majeed, Ali H.
    Zainal, Mohd Shamian
    Alkaldy, Esam
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2019, 11 (08): : 143 - 158
  • [45] Thermal effect in quantum-dot cellular automata
    Sturzu, I
    Kanuchok, JL
    Khatun, M
    Tougaw, PD
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2005, 27 (1-2): : 188 - 197
  • [46] Quantum-Dot Cellular Automata: Computing in Nanoscale
    Roohi, Arman
    Khademolhosseini, Hossein
    REVIEWS IN THEORETICAL SCIENCE, 2014, 2 (01) : 46 - 76
  • [47] Binary Adders on Quantum-Dot Cellular Automata
    Hanninen, Ismo
    Takala, Jarmo
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (01): : 87 - 103
  • [48] An Efficient Quantum-Dot Cellular Automata Adder
    Bruschi, Francesco
    Perini, Francesco
    Rana, Vincenzo
    Sciuto, Donatella
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1220 - 1223
  • [49] Experimental demonstration of quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Amlani, I
    Bernstein, GH
    Lent, CS
    Merz, JL
    Porod, W
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1998, 13 (8A) : A130 - A134
  • [50] NanoRouter: A Quantum-dot Cellular Automata Design
    Sardinha, Luiz H. B.
    Costa, Artur M. M.
    Vilela Neto, Omar P.
    Vieira, Luiz F. M.
    Vieira, Marcos A. M.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2013, 31 (12) : 825 - 834