Designs of Array Multipliers with an Optimized Delay in Quantum-Dot Cellular Automata

被引:4
|
作者
Yan, Aibin [1 ,2 ]
Li, Xuehua [1 ]
Liu, Runqi [1 ]
Huang, Zhengfeng [2 ]
Girard, Patrick [3 ]
Wen, Xiaoqing [4 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Hefei 230601, Peoples R China
[2] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
[3] Univ Montpellier, LIRMM, CNRS, F-34093 Montpellier, France
[4] Kyushu Inst Technol, Dept Comp Sci & Networks, Fukuoka 8208502, Japan
关键词
QCA; array multiplier; XOR gate; full adder; BCD ADDER DESIGNS; DIVIDER; CLOCKING; POWER; GATE;
D O I
10.3390/electronics12143189
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot cellular automata (QCA) has been considered as a novel nano-electronic technology. With the advantages of low power consumption, high speed, and high integration, QCA has been treated as the potential replacement technology of the CMOS (complementary metal oxide semiconductor) which is currently used in the industry. This paper presents a QCA-based array multiplier with an optimized delay. This type of circuit is the basic building block of many arithmetic logic units and electronic communication systems. Compared to the existing array multipliers, the proposed multipliers have the smallest cell count and area. The proposed designs used a compact clock scheme to reduce the carry delay of the signals. The 2 x 2 array multiplier clock delay was reduced by almost 65% compared to the existing designs. Moreover, since the multiplier exhibits a good scalability, for further proof, we proposed a 3 x 3 array multiplier. Simulation results asserted the feasibility of the proposed multipliers. Extensive comparison results demonstrated that when the design scaling was increased, our proposed designs still displayed an efficient overhead in terms of the delay, cell count, and area. The QCADesigner tool was employed to validate the proposed array multipliers. The QCADesigner-E was used to measure the power dissipation of the alternative compared solutions.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] A First Step Toward Cost Functions for Quantum-Dot Cellular Automata Designs
    Liu, Weiqiang
    Lu, Liang
    O'Neill, Maire
    Swartzlander, Earl E., Jr.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (03) : 476 - 487
  • [32] Cost-efficient full adder designs in quantum-dot cellular automata
    Raj, Marshal
    Gopalakrishnan, Lakshminarayanan
    INTERNATIONAL JOURNAL OF MATERIALS & PRODUCT TECHNOLOGY, 2020, 61 (01): : 1 - 15
  • [33] New designs of fault-tolerant adders in quantum-dot cellular automata
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    NANO COMMUNICATION NETWORKS, 2019, 19 : 10 - 25
  • [34] Design of a New Optimized Universal Logic Gate for Quantum-Dot Cellular Automata
    Hayati, Mohsen
    Rezaei, Abbas
    IETE JOURNAL OF RESEARCH, 2022, 68 (02) : 1141 - 1147
  • [35] An optimized arithmetic logic unit in quantum-dot cellular automata (QCA) technology
    Abbasizadeh, Akram
    Mosleh, Mohammad
    Ahmadpour, Seyed-Sajad
    OPTIK, 2022, 262
  • [36] An optimized design of full adder based on nanoscale quantum-dot cellular automata
    Seyedi, Saeid
    Navimipour, Nima Jafari
    OPTIK, 2018, 158 : 243 - 256
  • [37] Design Rules for Quantum-dot Cellular Automata
    Liu, Weiqiang
    Lu, Liang
    O'Neill, Maire
    Swartzlander, Earl E., Jr.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2361 - 2364
  • [38] Circuit switching with Quantum-Dot Cellular Automata
    Das, Jadav Chandra
    De, Debashis
    NANO COMMUNICATION NETWORKS, 2017, 14 : 16 - 28
  • [39] Quantum-dot cellular automata at a molecular scale
    Lieberman, M
    Chellamma, S
    Varughese, B
    Wang, YL
    Lent, C
    Bernstein, GH
    Snider, G
    Peiris, FC
    MOLECULAR ELECTRONICS II, 2002, 960 : 225 - 239
  • [40] Clocked molecular quantum-dot cellular automata
    Lent, CS
    Isaksen, B
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1890 - 1896