Designs of Array Multipliers with an Optimized Delay in Quantum-Dot Cellular Automata

被引:4
|
作者
Yan, Aibin [1 ,2 ]
Li, Xuehua [1 ]
Liu, Runqi [1 ]
Huang, Zhengfeng [2 ]
Girard, Patrick [3 ]
Wen, Xiaoqing [4 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Hefei 230601, Peoples R China
[2] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
[3] Univ Montpellier, LIRMM, CNRS, F-34093 Montpellier, France
[4] Kyushu Inst Technol, Dept Comp Sci & Networks, Fukuoka 8208502, Japan
关键词
QCA; array multiplier; XOR gate; full adder; BCD ADDER DESIGNS; DIVIDER; CLOCKING; POWER; GATE;
D O I
10.3390/electronics12143189
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot cellular automata (QCA) has been considered as a novel nano-electronic technology. With the advantages of low power consumption, high speed, and high integration, QCA has been treated as the potential replacement technology of the CMOS (complementary metal oxide semiconductor) which is currently used in the industry. This paper presents a QCA-based array multiplier with an optimized delay. This type of circuit is the basic building block of many arithmetic logic units and electronic communication systems. Compared to the existing array multipliers, the proposed multipliers have the smallest cell count and area. The proposed designs used a compact clock scheme to reduce the carry delay of the signals. The 2 x 2 array multiplier clock delay was reduced by almost 65% compared to the existing designs. Moreover, since the multiplier exhibits a good scalability, for further proof, we proposed a 3 x 3 array multiplier. Simulation results asserted the feasibility of the proposed multipliers. Extensive comparison results demonstrated that when the design scaling was increased, our proposed designs still displayed an efficient overhead in terms of the delay, cell count, and area. The QCADesigner tool was employed to validate the proposed array multipliers. The QCADesigner-E was used to measure the power dissipation of the alternative compared solutions.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Parallel Multipliers for Quantum-Dot Cellular Automata
    Kim, Seong-Wan
    Swartzlander, Earl E., Jr.
    2009 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE, 2009, : 68 - 72
  • [2] Adder designs and analyses for quantum-dot cellular automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (03) : 374 - 383
  • [3] Configurable memory designs in quantum-dot cellular automata
    Goswami M.
    Tanwar R.
    Rawat P.
    Sen B.
    International Journal of Information Technology, 2021, 13 (4) : 1381 - 1393
  • [4] Restoring and non-restoring array divider designs in Quantum-dot Cellular Automata
    Sayedsalehi, Samira
    Azghadi, Mostafa Rahimi
    Angizi, Shaahin
    Navi, Keivan
    INFORMATION SCIENCES, 2015, 311 : 86 - 101
  • [5] Quantum-dot devices and quantum-dot cellular automata
    Porod, W
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1997, 334B (5-6): : 1147 - 1175
  • [6] Quantum-dot devices and quantum-dot cellular automata
    Porod, W
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 1997, 7 (10): : 2199 - 2218
  • [7] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Amlani, I
    Bernstein, GH
    Lent, CS
    Merz, JL
    Porod, W
    MICROELECTRONIC ENGINEERING, 1999, 47 (1-4) : 261 - 263
  • [8] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Amlani, I
    Zuo, X
    Bernstein, GH
    Lent, CS
    Merz, JL
    Porod, W
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 1999, 17 (04): : 1394 - 1398
  • [9] An Efficient and Optimized Multiplexer Design for Quantum-Dot Cellular Automata
    Hayati, Mohsen
    Rezaei, Abbas
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2014, 11 (01) : 297 - 302
  • [10] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Kummamuru, RK
    Ramasubramaniam, R
    Amlani, I
    Bernstein, GH
    Lent, CS
    CURRENT ISSUES IN HETEROEPITAXIAL GROWTH-STRESS RELAXATION AND SELF ASSEMBLY, 2002, 696 : 221 - 231