Effect of lateral straggle parameter on Hetero Junction Dual Gate Vertical TFET

被引:5
|
作者
Nasani, Karthik [1 ]
Bhowmick, Brinda [1 ]
Pukhrambam, Puspa Devi [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
Hetero Junction Dual Gate; Doping gradient; Gaussian doping; Lateral straggle; Temperature; TUNNEL; PERFORMANCE; TRANSISTORS;
D O I
10.1016/j.mejo.2023.105845
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this Article, the effects of lateral straggle parameter variation and Temperature variation have been investi-gated on Hetero Junction Dual Gate Vertical TFET. Although the TFET is a viable alternative to the MOSFET, the performance of the device is dependent on the accuracy of the fabrication process. The ion implantation tech-nology is applied for the regions of Source/Drain during the fabrication process to realise the variation in tilt angle. As a result of this process, Dopants from the source and drain areas are extended into the channel, which has a substantial impact on the device's performance. The impact of lateral straggle is implemented by considering it in the TCAD simulation. The performance of the Hetero Junction Dual Gate Vertical TFET is examined by the 0-6 nm variation in the lateral straggle parameter. When the lateral straggling parameter (sigma) is set at higher values, the greater electron tunnelling rate results in an increase in the on current. Various pa-rameters such as intrinsic capacitances like gate to source capacitance (Cgs), gate to drain capacitance (Cgd), and total capacitance (Cgg), gate charge, electric field, surface potential, transconductance are studied in Hetero Junction Dual Gate Vertical TFET for various sigma values.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Dielectric modulation based investigation of heterojunction dual gate vertical TFET for bio-molecule detection
    Nasani, Karthik
    Ghosh, Puja
    Gajula, Shruthi
    Pukhrambam, Puspa Devi
    Bhowmick, Brinda
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2025, 313
  • [42] Potential model and simulation analysis of dual material gate vertical TFET with impact of interface trap charges
    Selvi, K. Kalai
    Dhanalakshmi, K. S.
    Padmavathi, R. Anusha
    MICRO AND NANOSTRUCTURES, 2022, 172
  • [43] Temperature sensitivity analysis of vertical tunneling based dual metal Gate TFET on analog/RF FOMs
    Paras, Neha
    Chauhan, Sudakar Singh
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2019, 125 (05):
  • [44] Design and estimation of GaAsSb/InGaAs hetero-junction double-dual gate vertical tunnel FET (HJ-VTFET) biosensor
    Shailendra Singh
    Jeetendra Singh
    Journal of Materials Science: Materials in Electronics, 2024, 35
  • [45] Analytical Modelling and Simulation of Si-Ge Hetero-Junction Dual Material Gate Vertical T-Shaped Tunnel FET
    Shailendra Singh
    Balwinder Raj
    Silicon, 2021, 13 : 1139 - 1150
  • [46] Analytical Modelling and Simulation of Si-Ge Hetero-Junction Dual Material Gate Vertical T-Shaped Tunnel FET
    Singh, Shailendra
    Raj, Balwinder
    SILICON, 2021, 13 (04) : 1139 - 1150
  • [47] Design and estimation of GaAsSb/InGaAs hetero-junction double-dual gate vertical tunnel FET (HJ-VTFET) biosensor
    Singh, Shailendra
    Singh, Jeetendra
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2024, 35 (02)
  • [48] Linearly Work-Function Modulated Gate Metal For Hetero Gate Dielectric TFET with Si0.5Ge0.5-Pocket at Source/Channel Junction
    Shradhya Singh
    Richa Nr
    Girish Wadhwa
    Sangeeta Singh
    Silicon, 2022, 14 : 8475 - 8485
  • [49] Linearly Work-Function Modulated Gate Metal For Hetero Gate Dielectric TFET with Si0.5Ge0.5-Pocket at Source/Channel Junction
    Singh, Shradhya
    Nr, Richa
    Wadhwa, Girish
    Singh, Sangeeta
    SILICON, 2022, 14 (14) : 8475 - 8485
  • [50] Drain current model for a hetero-dielectric single gate tunnel field effect transistor (HDSG TFET)
    Singh, Ajay Kumar
    Fui, Tan Chun
    Soong, Lim Way
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (03)