Effect of lateral straggle parameter on Hetero Junction Dual Gate Vertical TFET

被引:5
|
作者
Nasani, Karthik [1 ]
Bhowmick, Brinda [1 ]
Pukhrambam, Puspa Devi [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
Hetero Junction Dual Gate; Doping gradient; Gaussian doping; Lateral straggle; Temperature; TUNNEL; PERFORMANCE; TRANSISTORS;
D O I
10.1016/j.mejo.2023.105845
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this Article, the effects of lateral straggle parameter variation and Temperature variation have been investi-gated on Hetero Junction Dual Gate Vertical TFET. Although the TFET is a viable alternative to the MOSFET, the performance of the device is dependent on the accuracy of the fabrication process. The ion implantation tech-nology is applied for the regions of Source/Drain during the fabrication process to realise the variation in tilt angle. As a result of this process, Dopants from the source and drain areas are extended into the channel, which has a substantial impact on the device's performance. The impact of lateral straggle is implemented by considering it in the TCAD simulation. The performance of the Hetero Junction Dual Gate Vertical TFET is examined by the 0-6 nm variation in the lateral straggle parameter. When the lateral straggling parameter (sigma) is set at higher values, the greater electron tunnelling rate results in an increase in the on current. Various pa-rameters such as intrinsic capacitances like gate to source capacitance (Cgs), gate to drain capacitance (Cgd), and total capacitance (Cgg), gate charge, electric field, surface potential, transconductance are studied in Hetero Junction Dual Gate Vertical TFET for various sigma values.
引用
收藏
页数:6
相关论文
共 50 条
  • [11] Significance of Hetero-Junction in Charge Plasma Gate All Around TFET: An Investigation
    Lemtur, Alemienla
    Suman, Priyanka
    Patel, Jyoti
    Sharma, Dheeraj
    INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS, ICTIS 2018, VOL 2, 2019, 107 : 531 - 537
  • [12] Deep insight into DC, RF/analog, and digital inverter performance due to variation in straggle parameter for gate modulated TFET
    Saha, Rajesh
    Vanlalawmpuia, K.
    Bhowmick, Brinda
    Baishya, Srimanta
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2019, 91 : 102 - 107
  • [13] Modeling and Simulation Analysis Hetero Junction Doping Less Vertical TFET For Biomedical Application
    Shailendra Singh
    Jeetendra Singh
    Arun Kumar Singh
    Manoj Kumar Shukla
    Silicon, 2022, 14 : 8001 - 8008
  • [14] Modeling and Simulation Analysis Hetero Junction Doping Less Vertical TFET For Biomedical Application
    Singh, Shailendra
    Singh, Jeetendra
    Singh, Arun Kumar
    Shukla, Manoj Kumar
    SILICON, 2022, 14 (13) : 8001 - 8008
  • [15] Optimization of N plus hetero pocket doped Dual metal Vertical TFET
    Devi, Wangkheirakpam Vandana
    Bhowmick, Brinda
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2018), 2018, : 156 - 161
  • [16] Optimization of Design Parameters for Vertical Tunneling Based Dual Metal Dual Gate TFET
    Paras, N.
    Chauhan, S. S.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [17] Impact of source-doping gradient in terms of lateral straggle on the performance of germanium epitaxial layer double-gate TFET
    Debnath, Radhe Gobinda
    Baishya, Srimanta
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (11):
  • [18] Impact of source-doping gradient in terms of lateral straggle on the performance of germanium epitaxial layer double-gate TFET
    Radhe Gobinda Debnath
    Srimanta Baishya
    Applied Physics A, 2020, 126
  • [19] Vertical Tunneling Based Dual-material Double-gate TFET
    Singh, Km Sucheta
    Kumar, Satyendra
    Nigam, Kaushal
    2021 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, AND INTELLIGENT SYSTEMS (ICCCIS), 2021, : 900 - 904
  • [20] Gate misalignment effect on electrical characteristics and comparison of Analog/RF performance parameters of triple metal dual gate vertical TFET
    Kumbhar, Rohit R.
    Agarwal, Rajesh
    MICRO AND NANOSTRUCTURES, 2025, 198