Ultra-low line sensitivity and high PSRR sub-threshold CMOS voltage reference

被引:0
|
作者
Rashtian, Mohammad [1 ,2 ]
机构
[1] Civil Aviat Technol Coll, Dept Aviat Elect, Tehran, Iran
[2] Civil Aviat Technol Coll, Dept Aviat Elect, Tehran 13445418, Iran
来源
JOURNAL OF ENGINEERING-JOE | 2023年 / 2023卷 / 04期
关键词
analogue integrated circuits; low-power electronics; power supply circuits; voltage regulators;
D O I
10.1049/tje2.12260
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a nanowatt CMOS voltage reference (VR) with ultra-low line sensitivity (LS) and high-power supply ripple rejection (PSRR). The proposed VR consists of two simple nanowatt two-transistor (2T) VRs. Two current mirrors are associated with these VRs. The outputs of the current mirrors have different magnitudes but the same power supply dependence slope. For this purpose, the primary 2T VR has been designed with long-channel MOSFETs, while the secondary VR utilizes medium-channel length transistors. Low dependence on the power supply variations is achieved by subtracting these two currents, whereas the subtracted current is almost independent of the power supply. The temperature coefficient (TC) minimization is achieved separately by adjusting the transistor sizes of the primary VR. Post-layout simulation is performed using 0.18 mu m standard CMOS technology, which shows a nominal output voltage of 0.15 V, obtaining an average TC of 21.4 ppm/degrees C over a temperature range of 0-120 degrees C. It achieves an excellent line sensitivity of 0.0039%/V when the supply voltage varies from 0.4 to 2 V. The dc PSRR values at 0.4 and 1 V of supply voltage are -80.1 and -114.2 dB, respectively at room temperature.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] CMOS bandgap reference voltage source with high PSRR
    Zhang, Daoli
    Liang, Yanbin
    Wu, Yanhui
    Chen, Sheng
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2007, 35 (11): : 106 - 108
  • [42] High PSRR CMOS voltage reference for negative LDOs
    Stanescu, C
    Caracas, C
    Panaite, D
    Aungurencei, G
    Russell, A
    Georgescu, S
    2004 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1AND 2, PROCEEDINGS, 2004, : 311 - 314
  • [43] Implementation of a High PSRR Low Power CMOS Bandgap Voltage Reference Circuit
    Lee, Min-Chin
    Chang, Shu-Zhe
    2018 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS-TOYAMA), 2018, : 2121 - 2128
  • [44] A CMOS voltage reference based on threshold voltage for ultra low-voltage and ultra low-power
    Ferreira, LHDC
    Pimenta, TC
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 10 - 12
  • [45] Low Voltage Low Power Sub-threshold Operational Amplifier in 180nm CMOS
    Yadav, Chetali
    Prasad, Sunita
    2017 IEEE 3RD INTERNATIONAL CONFERENCE ON SENSING, SIGNAL PROCESSING AND SECURITY (ICSSS), 2017, : 35 - 38
  • [46] Comparative Analysis of Adiabatic Logics in Sub-threshold Regime for Ultra-Low Power application
    Chanda, Manash
    Basak, Jeet
    Sinha, Diptansu
    Ganguli, Tanushree
    Sarkar, Chandan K.
    2016 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2016, : 37 - 41
  • [47] A CMOS voltage reference without resistors for ultra-low power applications
    Wang, Han
    Ye, Qing
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 526 - 529
  • [48] Sub-threshold Standard Cell Library Design for Ultra-Low Power Biomedical Applications
    Li, Ming-Zhong
    Ieong, Chio-In
    Law, Man-Kay
    Mak, Pui-In
    Vai, Mang-, I
    Martins, Rui P.
    2013 35TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2013, : 1454 - 1457
  • [49] Design considerations and optimisation of clock circuit for ultra-low power sub-threshold applications
    Walunj R.A.
    Pable S.D.
    Kharate G.K.
    Walunj, R. A. (khulers@gmail.com), 2018, Taylor and Francis Ltd. (15): : 98 - 117
  • [50] A low power CMOS voltage reference circuit with sub threshold MOSFETs
    Department of ECE, National Institute of Technology, Trichy 620015 Tiruchirappalli, India
    Int. J. Inf. Commun. Technol., 2009, 1-2 (94-107):