Ultra-low line sensitivity and high PSRR sub-threshold CMOS voltage reference

被引:0
|
作者
Rashtian, Mohammad [1 ,2 ]
机构
[1] Civil Aviat Technol Coll, Dept Aviat Elect, Tehran, Iran
[2] Civil Aviat Technol Coll, Dept Aviat Elect, Tehran 13445418, Iran
来源
JOURNAL OF ENGINEERING-JOE | 2023年 / 2023卷 / 04期
关键词
analogue integrated circuits; low-power electronics; power supply circuits; voltage regulators;
D O I
10.1049/tje2.12260
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a nanowatt CMOS voltage reference (VR) with ultra-low line sensitivity (LS) and high-power supply ripple rejection (PSRR). The proposed VR consists of two simple nanowatt two-transistor (2T) VRs. Two current mirrors are associated with these VRs. The outputs of the current mirrors have different magnitudes but the same power supply dependence slope. For this purpose, the primary 2T VR has been designed with long-channel MOSFETs, while the secondary VR utilizes medium-channel length transistors. Low dependence on the power supply variations is achieved by subtracting these two currents, whereas the subtracted current is almost independent of the power supply. The temperature coefficient (TC) minimization is achieved separately by adjusting the transistor sizes of the primary VR. Post-layout simulation is performed using 0.18 mu m standard CMOS technology, which shows a nominal output voltage of 0.15 V, obtaining an average TC of 21.4 ppm/degrees C over a temperature range of 0-120 degrees C. It achieves an excellent line sensitivity of 0.0039%/V when the supply voltage varies from 0.4 to 2 V. The dc PSRR values at 0.4 and 1 V of supply voltage are -80.1 and -114.2 dB, respectively at room temperature.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Design of CNTFETs Operating in High Speed Sub-Threshold Condition for Ultra-Low Power Applications
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2019, 8 (10) : M93 - M101
  • [32] An ultra low-voltage ultra low-power CMOS threshold voltage reference
    Ferreira, Luis H. C.
    Pimenta, Tales C.
    Moreno, Robson L.
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (10): : 2044 - 2050
  • [33] An ultra-low temperature-coefficient CMOS voltage reference
    Lai, H. C.
    Lin, Z. M.
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 369 - 372
  • [34] A 140 mV 0.8 mu A CMOS voltage reference based on sub-threshold MOSFETs
    Yang Miao
    Sun Weifeng
    Xu Shen
    Wang Yifeng
    Lu Shengli
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (11)
  • [35] Design methodology of high performance microprocessor using ultra-low threshold voltage CMOS
    Miyake, T
    Yamashita, T
    Asari, N
    Sekisaka, H
    Sakai, T
    Matsuura, K
    Wakahara, A
    Takahashi, H
    Hiyama, T
    Miyamoto, K
    Mori, K
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 275 - 278
  • [36] Low Power CMOS Sub-threshold Circuits
    Dokic, Branko
    Pajkanovic, Aleksandar
    2013 36TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2013, : 60 - 65
  • [37] Sub-domino logic: Ultra-low power dynamic sub-threshold digital logic
    Soeleman, H
    Roy, K
    Paul, B
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 211 - 214
  • [38] Implementation of a Low TC High PSRR CMOS Bandgap Voltage Reference Circuit
    Peng, Xiaohong
    Zhang, Zhe
    Geng, Shuqin
    Wang, Sen
    Tang, Haonan
    Wang, Yu
    Nie, Fengjun
    2020 IEEE 14TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2020, : 90 - 93
  • [39] A 1V ultra-low power high precision CMOS voltage reference
    Ma, Jirong
    Li, Yongming
    Zhang, Chun
    Wang, Zhihua
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 847 - 850
  • [40] Ultra-low power pass-transistor-logic-based delay line design for sub-threshold applications
    Tadros, R. N.
    Dasari, N.
    Beerel, P. A.
    ELECTRONICS LETTERS, 2016, 52 (23) : 1910 - 1912