Design and Analysis of a Radiation Resistant 12T SRAM Cell for Aerospace Applications

被引:2
|
作者
Bikki, Pavankumar [1 ]
Bharathi, M. L. V. V. [2 ]
Jyothi, K. Madhavi [2 ]
机构
[1] BV Raju Inst Technol Narsapur, Dept Elect & Commun Engn, Narsapur, Telangana, India
[2] Natl Inst Technol Andhra Pradesh, Dept Elect & Commun Engn, Tadepalligudem, Andhra Pradesh, India
关键词
Single node upset; multi-node upset; radiation; hardened SRAM; soft error; stability;
D O I
10.2174/2352096516666230109141037
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Introduction Advanced low-power designs have been scaled down to the device parameters that increase single-event multi-node upset in memory elements. This degradation of the stability of the memory elements in aerospace applications is due to the high radiation environment and rapid temperature changes. Methods Hence, this paper presents a comprehensive treatment model for hardened storage elements with a soft error resulting in multi-node upset. A novel 12T SRAM memory cell configuration has been proposed, analysed, and simulated using Cadence Virtuoso gpdk 45 nm CMOS technology. Results The proposed design counteracts the positive feedback induced due to the charged ion strike, as in past technical literature. The radiation environment has been realized with double exponential current sources, and temperature analysis has been carried out under parametric analysis. Conclusion The novel 12T achieves good stability and remains resilient to bit-flip due to ion strikes for a wider range of voltage when the temperature varies from -50 & DEG;C to 200 & DEG;C. Moreover, the proposed structure features a lower susceptibility to single event upset, less write and read time, and reduced area compared to the reported RSP 14T.
引用
收藏
页码:372 / 379
页数:8
相关论文
共 50 条
  • [41] Design of a Novel 12T Radiation Hardened Memory Cell Tolerant to Single Event Upsets (SEU)
    Hu, Chunyan
    Yue, Suge
    Lu, Shijin
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2017, : 182 - 185
  • [42] Design of Low Power with Expanded Noise Margin Subthreshold 12T SRAM Cell for Ultra-Low Power Devices
    Kumar, Harekrishna
    Tomar, V. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [43] Side-Channel Attack Resilient RHBD 12T SRAM Cell for Secure Nuclear Environment
    Naz, Syed Farah
    Mondal, Debabrata
    Shah, Ambika Prasad
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (01) : 59 - 67
  • [44] Soft-Error-Aware Read-Stability-Enhanced Low-Power 12T SRAM With Multi-Node Upset Recoverability for Aerospace Applications
    Pal, Soumitra
    Ki, Wing-Hung
    Tsui, Chi-Ying
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (04) : 1560 - 1570
  • [45] Low-Power Radiation Hardened 12T Memory Cell Design in 65 nm CMOS Process
    Huang Z.
    Li X.
    Lu Y.
    Ouyang Y.
    Fang X.
    Yi M.
    Liang H.
    Ni T.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2019, 31 (03): : 504 - 512
  • [46] Radiation-hardened 14T SRAM cell by polar design for space applications
    Hao, Licai
    Qiang, Bin
    Dai, Chenghu
    Peng, Chunyu
    Lu, Wenjuan
    Lin, Zhiting
    Liu, Li
    Zhao, Qiang
    Wu, Xiulong
    Sun, Fei
    IEICE ELECTRONICS EXPRESS, 2023, 20 (13): : 1 - 6
  • [47] Radiation-hardened 14T SRAM cell by polar design for space applications
    Hao, Licai
    Qiang, Bin
    Dai, Chenghu
    Peng, Chunyu
    Lu, Wenjuan
    Lin, Zhiting
    Liu, Li
    Zhao, Qiang
    Wu, Xiulong
    Sun, Fei
    IEICE ELECTRONICS EXPRESS, 2022, 20 (13):
  • [48] Soft Error Hardened Asymmetric 10T SRAM Cell for Aerospace Applications
    Ambika Prasad Shah
    Santosh Kumar Vishvakarma
    Michael Hübner
    Journal of Electronic Testing, 2020, 36 : 255 - 269
  • [49] A High Accuracy Low Power Convolution Operator with 12T SRAM for CNN
    Oh, Tae Seob
    Pu, YoungGun
    Lee, Kang-Yoon
    12TH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2021), 2021, : 295 - 298
  • [50] Implementation of 12T and 14T SRAM Bitcell Using FinFET with Optimized Parameters
    Raushan, Rajesh Kumar
    Ansari, Mohammad Rashid
    Chauhan, Usha
    Khalid, Muhammad
    Mohapatra, Baibaswata
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2021, 22 (03) : 328 - 334