Design and Analysis of a Radiation Resistant 12T SRAM Cell for Aerospace Applications

被引:2
|
作者
Bikki, Pavankumar [1 ]
Bharathi, M. L. V. V. [2 ]
Jyothi, K. Madhavi [2 ]
机构
[1] BV Raju Inst Technol Narsapur, Dept Elect & Commun Engn, Narsapur, Telangana, India
[2] Natl Inst Technol Andhra Pradesh, Dept Elect & Commun Engn, Tadepalligudem, Andhra Pradesh, India
关键词
Single node upset; multi-node upset; radiation; hardened SRAM; soft error; stability;
D O I
10.2174/2352096516666230109141037
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Introduction Advanced low-power designs have been scaled down to the device parameters that increase single-event multi-node upset in memory elements. This degradation of the stability of the memory elements in aerospace applications is due to the high radiation environment and rapid temperature changes. Methods Hence, this paper presents a comprehensive treatment model for hardened storage elements with a soft error resulting in multi-node upset. A novel 12T SRAM memory cell configuration has been proposed, analysed, and simulated using Cadence Virtuoso gpdk 45 nm CMOS technology. Results The proposed design counteracts the positive feedback induced due to the charged ion strike, as in past technical literature. The radiation environment has been realized with double exponential current sources, and temperature analysis has been carried out under parametric analysis. Conclusion The novel 12T achieves good stability and remains resilient to bit-flip due to ion strikes for a wider range of voltage when the temperature varies from -50 & DEG;C to 200 & DEG;C. Moreover, the proposed structure features a lower susceptibility to single event upset, less write and read time, and reduced area compared to the reported RSP 14T.
引用
收藏
页码:372 / 379
页数:8
相关论文
共 50 条
  • [31] Stable, Reliable, and Bit-Interleaving 12T SRAM for Space Applications: A Device Circuit Co-Design
    Yadav, Nandakishor
    Shah, Ambika Prasad
    Vishvakarma, Santosh Kumar
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2017, 30 (03) : 276 - 284
  • [32] Power optimized SRAM cell with high radiation hardened for aerospace applications
    Prasad, Govind
    Mandi, Bipin Chandra
    Ali, Maifuz
    MICROELECTRONICS JOURNAL, 2020, 103 (103):
  • [33] A Schmitt-trigger based low read power 12T SRAM cell
    Ashish Sachdeva
    V. K. Tomar
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 275 - 295
  • [34] A robust 12T SRAM cell with improved write margin for ultra -low power applications in 40 nm CMOS
    Kim, Jaeyoung
    Mazumder, Pinaki
    INTEGRATION-THE VLSI JOURNAL, 2017, 57 : 1 - 10
  • [35] A Schmitt-trigger based low read power 12T SRAM cell
    Sachdeva, Ashish
    Tomar, V. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 275 - 295
  • [36] Characterization of Stable 12T SRAM with Improved Critical Charge
    Sachdeva, Ashish
    Tomar, V. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (02)
  • [37] Soft-Error-Tolerant Ultralow-Leakage 12T SRAM Bitcell Design
    Jiang, Jianwei
    Lin, Dianpeng
    Xiao, Jun
    Zou, Shichang
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [38] A robust radiation resistant SRAM cell for space and military applications
    Kumar, Mukku Pavan
    Lorenzo, Rohit
    INTEGRATION-THE VLSI JOURNAL, 2024, 96
  • [39] Low Power with High Stability 12T MTCMOS Based SRAM Cell for Write Operation
    Upadhyay, Prashant
    Kar, Rajib
    Mandal, Durbadal
    Ghoshal, Sakti P.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [40] Leakage power attack resilient Schmitt trigger based 12T symmetric SRAM cell
    Naz, Syed Farah
    Shah, Ambika Prasad
    Gupta, Neha
    MICROELECTRONICS JOURNAL, 2023, 139