An LDMOS with large SOA and low specific on-resistance

被引:0
|
作者
杜文芳 [1 ]
吕信江 [1 ]
陈星弼 [1 ]
机构
[1] State Key Laboratory of Electronic Thin Films and Integrated Devices of China, University of Electronic Science and Technology of China
基金
中国国家自然科学基金;
关键词
LDMOS; safe operation area(SOA); snap-back; split gate;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
An LDMOS with nearly rectangular-shape safe operation area(SOA) and low specific on-resistance is proposed. By utilizing a split gate, an electron accumulation layer is formed near the surface of the n-drift region to improve current conduction capability during on-state operation. As a result, the specific on-resistance can be lowered down to 74.7 mΩ·cm;for a 600 V device from simulation. Furthermore, under high-voltage and high-current conditions, electrons and holes flow as majority carriers in the n-drift region and p-type split gate, respectively. Due to charge compensation occurring between holes and electrons, the local electric field is reduced and impact ionization is weakened in the proposed device. Therefore, a higher on-state breakdown voltage at large V GS is obtained and snap-back is suppressed as well.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [41] Modelling and improving the on-resistance of LDMOS RESURF devices
    Charitat, G
    Bouanane, MA
    Austin, P
    Rossel, P
    MICROELECTRONICS JOURNAL, 1996, 27 (2-3) : 181 - 190
  • [42] A low on-resistance triple RESURF SOT LDMOS with planar and trench gate integration
    Luo Xiao-Rong
    Yao Guo-Liang
    Zhang Zheng-Yuan
    Jiang Yong-Heng
    Zhou Kun
    Wang Pei
    Wang Yuan-Gang
    Lei Tian-Fei
    Zhang Yun-Xuan
    Wei Jie
    CHINESE PHYSICS B, 2012, 21 (06)
  • [43] Wide SOA and High Reliability 60-100 VLDMOS Transistors with Low Switching Loss and Low Specific On-Resistance
    Matsuda, Jun-ichi
    Kuwana, Anna
    Kojima, Jun-ya
    Tsukiji, Nobukazu
    Kobayashi, Haruo
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 679 - 681
  • [44] SJ-LDMOS with high breakdown voltage and ultra-low on-resistance
    Chen, W.
    Zhang, B.
    Li, Z.
    ELECTRONICS LETTERS, 2006, 42 (22) : 1314 - 1316
  • [45] A low on-resistance triple RESURF SOI LDMOS with planar and trench gate integration
    罗小蓉
    姚国亮
    张正元
    蒋永恒
    周坤
    王沛
    王元刚
    雷天飞
    张云轩
    魏杰
    ChinesePhysicsB, 2012, 21 (06) : 564 - 568
  • [46] Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate
    范杰
    孙胜明
    王海珠
    邹永刚
    Chinese Physics Letters, 2018, (03) : 118 - 121
  • [47] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    徐青
    罗小蓉
    周坤
    田瑞超
    魏杰
    范远航
    张波
    Journal of Semiconductors, 2015, 36 (02) : 103 - 109
  • [48] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    Xu Qing
    Luo Xiaorong
    Zhou Kun
    Tian Ruichao
    Wei Jie
    Fan Yuanhang
    Zhang Bo
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (02)
  • [49] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    徐青
    罗小蓉
    周坤
    田瑞超
    魏杰
    范远航
    张波
    Journal of Semiconductors, 2015, (02) : 103 - 109
  • [50] Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate
    范杰
    孙胜明
    王海珠
    邹永刚
    Chinese Physics Letters, 2018, 35 (03) : 118 - 121