An LDMOS with large SOA and low specific on-resistance

被引:0
|
作者
杜文芳 [1 ]
吕信江 [1 ]
陈星弼 [1 ]
机构
[1] State Key Laboratory of Electronic Thin Films and Integrated Devices of China, University of Electronic Science and Technology of China
基金
中国国家自然科学基金;
关键词
LDMOS; safe operation area(SOA); snap-back; split gate;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
An LDMOS with nearly rectangular-shape safe operation area(SOA) and low specific on-resistance is proposed. By utilizing a split gate, an electron accumulation layer is formed near the surface of the n-drift region to improve current conduction capability during on-state operation. As a result, the specific on-resistance can be lowered down to 74.7 mΩ·cm;for a 600 V device from simulation. Furthermore, under high-voltage and high-current conditions, electrons and holes flow as majority carriers in the n-drift region and p-type split gate, respectively. Due to charge compensation occurring between holes and electrons, the local electric field is reduced and impact ionization is weakened in the proposed device. Therefore, a higher on-state breakdown voltage at large V GS is obtained and snap-back is suppressed as well.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [31] A low on-resistance SOI LDMOS using a trench gate and a recessed drain
    Rui, Ge
    Luo Xiaorong
    Jiang Yongheng
    Kun, Zhou
    Pei, Wang
    Qi, Wang
    Wang Yuangang
    Bo, Zhang
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (07)
  • [32] Low On-Resistance SOI-LDMOS With Mobility Enhancing Auxiliary Cell
    Ma, Jie
    Zhang, Long
    Cui, Yongjiu
    Liu, Xinyu
    Cui, Wangming
    Zhu, Jing
    Sun, Weifeng
    Gu, Yan
    He, Nailong
    Zhang, Sen
    2021 33RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2021, : 99 - 102
  • [33] A low on-resistance SOI LDMOS using a trench gate and a recessed drain
    葛锐
    罗小蓉
    蒋永恒
    周坤
    王沛
    王琦
    王元刚
    张波
    李肇基
    半导体学报, 2012, 33 (07) : 43 - 46
  • [34] Accumulation-Mode High Voltage SOI LDMOS with Ultralow Specific On-resistance
    Wei, Jie
    Luo, Xiaorong
    Zhang, Yanhui
    Li, Pengcheng
    Zhou, Kun
    Li, Zhaoji
    Lei, Dameng
    He, Fanzhou
    Zhang, Bo
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 185 - 188
  • [35] LDMOS with Variable-k Dielectric for Improved Breakdown Voltage and Specific On-resistance
    Guo, Songnan
    Cheng, Junji
    Chen, Xing Bi
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 454 - 460
  • [36] Ultralow specific ON-resistance high-k LDMOS with vertical field plate
    Lijuan Wu
    Limin Hu
    Lin Zhu
    Hang Yang
    Bing Lei
    Haiqing Xie
    Journal of Semiconductors, 2018, (10) : 57 - 61
  • [37] Ultralow specific ON-resistance high-k LDMOS with vertical field plate
    Lijuan Wu
    Limin Hu
    Lin Zhu
    Hang Yang
    Bing Lei
    Haiqing Xie
    Journal of Semiconductors, 2018, 39 (10) : 57 - 61
  • [38] Ultralow specific ON-resistance high-k LDMOS with vertical field plate
    Wu, Lijuan
    Hu, Limin
    Zhu, Lin
    Yang, Hang
    Lei, Bing
    Xie, Haiqing
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (10)
  • [39] An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars
    Yang, Dong
    Hu, Shengdong
    Lei, Jianmei
    Huang, Ye
    Yuan, Qi
    Jiang, Yuyu
    Guo, Jingwei
    Cheng, Kun
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 269 - 278
  • [40] A 0.25 μm 700 V BCD Technology with Ultra-low Specific On-resistance SJ-LDMOS
    He, Nailong
    Zhang, Sen
    Zhu, Xuhan
    Li, Xuchao
    Wang, Hao
    Zhang, Wentong
    He, Boyong
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 419 - 422