A 7-27 GHz DSCL divide-by-2 frequency divider

被引:0
|
作者
郭婷 [1 ,2 ,3 ]
李智群 [1 ,2 ,3 ]
李芹 [1 ,3 ]
王志功 [1 ,3 ]
机构
[1] Institute of RF- & OE-ICs,Southeast University
[2] School of Integrated Circuits,Southeast University
[3] Engineering Research Center of RF-ICs and RF-Systems,Ministry of Education,Nanjing
基金
中国国家自然科学基金;
关键词
broadband; frequency divider; dynamic source-coupled logic; dynamic-loading; input-sensitivity; CMOS;
D O I
暂无
中图分类号
TN772 [分频器];
学科分类号
080902 ;
摘要
This paper presents the design and analysis of a high speed broadband divide-by-2 frequency divider. The proposed divider is a dynamic source-coupled logic(DSCL) structure formed with two dynamic-loading master-slave D latches,which enables high frequency operation and low power consumption.This divider exhibits a wide locking range from 7-27 GHz and the minimum power consumption is only 1.22 mW from a 1.2 V supply.The input sensitivity is as low as -25.4 dBm across the operating frequency range.This chip occupies 685×430μm;area with two on-chip spiral inductors in 90 nm CMOS process.
引用
收藏
页码:92 / 96
页数:5
相关论文
共 50 条
  • [21] Divide-by-2 LC injection-locked frequency divider with wide locking range at low and high injection powers
    Jang, Sheng-Lyang
    Liu, Yi-You
    Fang, Chih-Han
    Lai, Wen Cheng
    Juang, Miin-Horng
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (12) : 2174 - 2182
  • [22] A 90 nm CMOS DUAL-BAND DIVIDE-BY-2 AND-4 INJECTION-LOCKED FREQUENCY DIVIDER
    Jang, Sheng-Lyang
    Wu, Yuan-Kai
    Chang, Chia-Wei
    Huang, Jhin-Fang
    Liu, Cheng-Chen
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (06) : 1421 - 1425
  • [23] Divide-by-2 Injection-Locked Frequency Divider Using 3-path Transformer-Coupled Resonator
    Lai, Wen-Cheng
    Jang, Sheng-Lyang
    Huang, Yu-Wen
    Juang, Miin-Horng
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [24] Divide-by-2 injection-locked frequency divider implemented with two shunt 4th-order LC resonators
    Jang, Sheng-Lyang
    Chang, Chou-Ming
    Juang, Miin-Horng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 91 (03) : 377 - 383
  • [25] Divide-by-2 injection-locked frequency divider implemented with two shunt 4th-order LC resonators
    Sheng-Lyang Jang
    Chou-Ming Chang
    Miin-Horng Juang
    Analog Integrated Circuits and Signal Processing, 2017, 91 : 377 - 383
  • [26] A Wide-Band Divide-by-2 Injection-Locked Frequency Divider Based on Distributed Dual-Resonance Tank
    Xing, Zhao
    Yu, Yiming
    Kang, Kai
    ELECTRONICS, 2022, 11 (04)
  • [27] A 0.35 μm CMOS divide-by-2 quadrature injection-locked frequency divider based on voltage-current feedback topology
    Jang, Sheng-Lyang
    Liu, Cheng-Chen
    Yang, Ren-Kai
    Shih, Chih-Chieh
    Chang, Chia-Wei
    Yeh, Hsiu-An
    MICROELECTRONICS RELIABILITY, 2010, 50 (05) : 594 - 598
  • [28] 100+GHz static divide-by-2 circuit in InP-DHBT technology
    Mokhtari, M
    Fields, C
    Rajavel, RD
    Sokolich, M
    Jensen, JF
    Stanchina, WE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (09) : 1540 - 1544
  • [29] A 27GHz Frequency Divider in 0.18μm CMOS Technology
    Sun, Xiaolin
    Guo, Ting
    2014 2ND INTERNATIONAL CONFERENCE ON ECONOMIC, BUSINESS MANAGEMENT AND EDUCATION INNOVATION (EBMEI 2014), VOL 39, 2014, 39 : 15 - 21
  • [30] 100+GHz static divide-by-2 circuit in InP-DHBT technology
    Mokhtari, M
    Fields, C
    Rajavel, RD
    GAAS IC SYMPOSIUM - 24TH ANNUAL, TECHNICAL DIGEST 2002, 2002, : 291 - 293