A reconfigurable low-cost memory-efficient VLSI architecture for video scaling

被引:1
|
作者
汪彦刚 [1 ]
Peng Silong [1 ]
机构
[1] National ASIC Design and Engineering Center,Institute of Automation,Chinese Academy of Sciences
基金
中国国家自然科学基金;
关键词
video scaling; very-large-scale integration(VLSI) architecture; polyphase filter; reconfiguration;
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
080903 ; 1401 ;
摘要
A runtime reconfigurable very-large-scale integration(VLSI) architecture for image and video scaling by arbitrary factors with good antialiasing performance is presented in this paper.Video scaling is used in a wide range of applications from broadcast,medical imaging and high-resolution video effects to video surveillance,and video conferencing.Many algorithms have been proposed for these applications,such as piecewise polynomial kernels and windowed sine kernels.The sum of three shifted versions of a B-spline function,whose weights can be adjusted for different applications,is adopted as the main filter.The proposed algorithm is confirmed to be effective on image scaling applications and also verified by many widely acknowledged image quality measures.The reconfigurable hardware architecture constitutes an arbitrary scaler with low resource consumption and high performance targeted for field programmable gate array(FPGA) devices.The scaling factor can be changed on-the-fly,and the filter can also be changed during runtime within a unifying framework.
引用
收藏
页码:137 / 144
页数:8
相关论文
共 50 条
  • [31] Algorithm and VLSI architecture for high performance adaptive video scaling
    Raghupathy, A
    Chandrachoodan, N
    Liu, KJR
    IEEE TRANSACTIONS ON MULTIMEDIA, 2003, 5 (04) : 489 - 502
  • [32] A Memory-Efficient Hardware Architecture for Deformable Convolutional Networks
    Yu, Yue
    Luo, Jiapeng
    Mao, Wendong
    Wang, Zhongfeng
    2021 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2021), 2021, : 140 - 145
  • [33] A Low-Cost and Energy-Efficient NoC Architecture for GPGPUs
    Cheng, Xianwei
    Zhao, Yang
    Robaei, Mohammadreza
    Jiang, Beilei
    Zhao, Hui
    Fang, Juan
    2019 ACM/IEEE SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS), 2019,
  • [34] Memory-Efficient Architecture for Accelerating Generative Networks on FPGA
    Liu, Shuanglong
    Zeng, Chenglong
    Fan, Hongxiang
    Ng, Ho-Cheung
    Meng, Jiuxi
    Que, Zhiqiang
    Niu, Xinyu
    Luk, Wayne
    2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 33 - 40
  • [35] High-Efficient Low-Cost VLSI Implementation for Canny Edge Detection
    Lee, Da-Huei
    Chen, Pei-Yin
    Yang, Fu-Jhong
    Weng, Wan-Ting
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2020, 36 (03) : 535 - 546
  • [36] Low-cost VLSI architecture design for forward quantization of H.264/AVC
    Ruiz, G. A.
    Michell, J. A.
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [37] A Low-Cost Reconfigurable Transmitarray Element
    Lau, Jonathan Y.
    Hum, Sean V.
    2009 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM AND USNC/URSI NATIONAL RADIO SCIENCE MEETING, VOLS 1-6, 2009, : 2020 - 2023
  • [38] Towards Memory-Efficient Allocation of CNNs on Processing-in-Memory Architecture
    Wang, Yi
    Chen, Weixuan
    Yang, Jing
    Li, Tao
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (06) : 1428 - 1441
  • [39] A Low-Cost VLSI Architecture of the Bilateral Filter for Real-Time Image Denoising
    Lien, Chih-Yuan
    Tang, Chi-Huan
    Chen, Pei-Yin
    Kuo, Yao-Tsung
    Deng, Yue-Ling
    IEEE ACCESS, 2020, 8 : 64278 - 64283
  • [40] A Low-Cost Energy Efficient Image Scaling Processor for Multimedia Applications
    Garg, Bharat
    Goteti, V. N. S. K. Chaitanya
    Sharma, G. K.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,