A reconfigurable low-cost memory-efficient VLSI architecture for video scaling

被引:1
|
作者
汪彦刚 [1 ]
Peng Silong [1 ]
机构
[1] National ASIC Design and Engineering Center,Institute of Automation,Chinese Academy of Sciences
基金
中国国家自然科学基金;
关键词
video scaling; very-large-scale integration(VLSI) architecture; polyphase filter; reconfiguration;
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
080903 ; 1401 ;
摘要
A runtime reconfigurable very-large-scale integration(VLSI) architecture for image and video scaling by arbitrary factors with good antialiasing performance is presented in this paper.Video scaling is used in a wide range of applications from broadcast,medical imaging and high-resolution video effects to video surveillance,and video conferencing.Many algorithms have been proposed for these applications,such as piecewise polynomial kernels and windowed sine kernels.The sum of three shifted versions of a B-spline function,whose weights can be adjusted for different applications,is adopted as the main filter.The proposed algorithm is confirmed to be effective on image scaling applications and also verified by many widely acknowledged image quality measures.The reconfigurable hardware architecture constitutes an arbitrary scaler with low resource consumption and high performance targeted for field programmable gate array(FPGA) devices.The scaling factor can be changed on-the-fly,and the filter can also be changed during runtime within a unifying framework.
引用
收藏
页码:137 / 144
页数:8
相关论文
共 50 条
  • [21] Low-Cost High-Performance VLSI Architecture for Montgomery Modular Multiplication
    Kuang, Shiann-Rong
    Wu, Kun-Yi
    Lu, Ren-Yao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 434 - 443
  • [22] A Low-Cost VLSI Architecture for Robust Distributed Estimation in Wireless Sensor Networks
    Chang, Li-Yuan
    Chen, Pei-Yin
    Wang, Tsang-Yi
    Chen, Ching-Sung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (06) : 1277 - 1286
  • [23] A scalable memory-efficient architecture for parallel shared memory switches
    Matthews, Brad
    Elhanany, Itamar
    2007 WORKSHOP ON HIGH PERFORMANCE SWITCHING AND ROUTING, 2007, : 74 - +
  • [24] A low-cost VLSI implementation for VLC
    Lin, Y. M.
    Chen, P. Y.
    2006 1ST IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-3, 2006, : 745 - +
  • [25] A low-cost VLSI implementation for VLC
    Lin, Y. M.
    Chen, P. Y.
    ICIEA 2006: 1ST IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-3, PROCEEDINGS, 2006, : 1019 - 1022
  • [26] A Memory-Efficient Architecture for Intra Predictor and De-Blocking Filter in Video Coding System
    Liu, Chia-Lin
    Tsai, Chang-Hung
    Wang, Hsiuan-Ting
    Li, Yao
    Lee, Chen-Yi
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 555 - 558
  • [27] Memory-Efficient Scalable Video Encoder Architecture for Multi-Source Digital Home Environment
    Tsai, Tsung-Han
    Li, Zong-Hong
    Lin, Hsueh-Yi
    Huang, Li-Yang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 685 - 688
  • [28] VLSI architecture and design for high performance adaptive video scaling
    Raghupathy, A
    Hsu, P
    Liu, KJR
    Chandrachoodan, N
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 406 - 409
  • [29] Implementation of low-cost reconfigurable external mixed-signal VLSI circuit testing system
    Islam S.Z.
    Ali M.A.M.
    Australian Journal of Electrical and Electronics Engineering, 2010, 7 (01): : 73 - 82
  • [30] HIGH THROUGHPUT MEMORY-EFFICIENT VLSI DESIGNS FOR STRUCTURED LDPC DECODING
    Sharma, Hrishikesh
    Das, Subhasis
    Raut, Rewati Raman
    Patkar, Sachin
    PECCS 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2011, : 518 - 521