Design Strategies of Capacitor-Based Synaptic Cell for High-Efficiency Analog Neural Network Training

被引:0
|
作者
Lee, Byoungwoo [1 ]
Ji, Wonjae [1 ]
Kim, Hyejin [1 ]
Han, Seungmin [1 ]
Park, Geonwoong [2 ]
Hur, Pyeongkang [1 ]
Jeon, Gilsu [3 ]
Lee, Hyung-Min [4 ]
Chung, Yoonyoung [3 ]
Son, Junwoo [1 ]
Noh, Yong-Young [2 ]
Kim, Seyoung [1 ]
机构
[1] POSTECH, Dept Mat Sci & Engn, Pohang 37673, South Korea
[2] POSTECH, Dept Chem Engn, Pohang 37673, South Korea
[3] POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[4] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
analog computing; capacitor-based synaptic cell; crossbar array; in-memory computing; resistive processing unit; thin-film transistors; IN-MEMORY; DEVICES; ARRAY; ACCELERATION; TRANSISTOR; AI;
D O I
10.1002/aisy.202400600
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Analog in-memory computing, leveraging resistive switching cross-point devices known as resistive processing units (RPUs), offers substantial improvements in the performance and energy efficiency of deep neural network (DNN) training. Among the promising candidates for RPU devices, the capacitor-based synaptic circuit stands out due to its near-ideal switching characteristics. However, despite its potential, challenges such as large cell areas and retention issues remain to be addressed. In this work, we study the three-transistors-one-capacitor synaptic cell design, aiming to enhance computing performance and scalability. Through comprehensive device-level modeling and system-level simulation, assessment is done on how the transistor characteristics influence DNN training accuracy and reveal critical design strategies. A novel cell design methodology that optimizes computing performance while minimizing cell area is proposed, thereby enhancing scalability. Additionally, development guidelines for cell components are provided, identifying oxide-based semiconductors as a promising channel material for transistors. This research contributes valuable insights for the development of future analog DNN training accelerators using capacitor-based synaptic cell, with a focus on addressing the current limitations and maximizing efficiency.
引用
收藏
页数:16
相关论文
共 50 条
  • [41] High-Efficiency DC-RF/RF-DC Conversion Based on High-Efficiency Power Amplifier Design Technique
    Ishikawa, Ryo
    Honjo, Kazuhiko
    2020 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2020, : 181 - 183
  • [42] Design of high-efficiency electromagnetic energy harvester based on a rolling magnet
    Zhang, L. B.
    Dai, H. L.
    Yang, Y. W.
    Wang, L.
    ENERGY CONVERSION AND MANAGEMENT, 2019, 185 : 202 - 210
  • [43] High-efficiency design of combustion kinetic experiments based on genetic algorithm
    Zhou, Zijun
    Huang, Can
    Lin, Keli
    Wang, Yiru
    Law, Chung K.
    Yang, Bin
    PROCEEDINGS OF THE COMBUSTION INSTITUTE, 2023, 39 (04) : 5219 - 5228
  • [44] A Design of High-Efficiency: Vertical Accumulation Modulators Based on Silicon Photonics
    Zhou, Zhipeng
    Li, Zean
    Qiu, Cheng
    Chen, Yongyi
    Xu, Yingshuai
    Zhang, Xunyu
    Qiao, Yiman
    Wang, Yubing
    Liang, Lei
    Lei, Yuxin
    Song, Yue
    Jia, Peng
    Zeng, Yugang
    Qin, Li
    Ning, Yongqiang
    Wang, Lijun
    NANOMATERIALS, 2023, 13 (24)
  • [45] High-speed adaptive analog filter based on fully analog artificial neural network
    Paulu, Filip
    Hospodka, Jiri
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (12) : 5543 - 5554
  • [46] Design of a broadband power amplifier based on high-efficiency impedance space
    Wang, Jingying
    Yao, Ruohe
    Xiong, Zhenting
    Qin, Jian
    Wang, Hong
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (08) : 3968 - 3978
  • [47] DESIGN FOR A HIGH-EFFICIENCY SOUND SOURCE BASED ON CONSTRAINED OPTIMIZATION PROCEDURES
    FAHNLINE, JB
    KOOPMANN, GH
    ACOUSTICAL PHYSICS, 1995, 41 (05) : 700 - 706
  • [48] Design of high-efficiency broadband power amplifier based on split-ring resonator input matching network
    Song, Yu
    Liu, Guohua
    Cheng, Zhiqun
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2024, 66 (01)
  • [49] Training an Artificial Neural Network with Op-amp Integrators Based Analog Circuits
    Liu, Weiliang
    Li, Zhan
    Xue, Shengri
    Yang, Xuebo
    Lin, Weiyang
    2018 IEEE CSAA GUIDANCE, NAVIGATION AND CONTROL CONFERENCE (CGNCC), 2018,
  • [50] Neural-network design for small training sets of high dimension
    Yuan, JL
    Fine, TL
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1998, 9 (02): : 266 - 280