Design Strategies of Capacitor-Based Synaptic Cell for High-Efficiency Analog Neural Network Training

被引:0
|
作者
Lee, Byoungwoo [1 ]
Ji, Wonjae [1 ]
Kim, Hyejin [1 ]
Han, Seungmin [1 ]
Park, Geonwoong [2 ]
Hur, Pyeongkang [1 ]
Jeon, Gilsu [3 ]
Lee, Hyung-Min [4 ]
Chung, Yoonyoung [3 ]
Son, Junwoo [1 ]
Noh, Yong-Young [2 ]
Kim, Seyoung [1 ]
机构
[1] POSTECH, Dept Mat Sci & Engn, Pohang 37673, South Korea
[2] POSTECH, Dept Chem Engn, Pohang 37673, South Korea
[3] POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[4] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
analog computing; capacitor-based synaptic cell; crossbar array; in-memory computing; resistive processing unit; thin-film transistors; IN-MEMORY; DEVICES; ARRAY; ACCELERATION; TRANSISTOR; AI;
D O I
10.1002/aisy.202400600
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Analog in-memory computing, leveraging resistive switching cross-point devices known as resistive processing units (RPUs), offers substantial improvements in the performance and energy efficiency of deep neural network (DNN) training. Among the promising candidates for RPU devices, the capacitor-based synaptic circuit stands out due to its near-ideal switching characteristics. However, despite its potential, challenges such as large cell areas and retention issues remain to be addressed. In this work, we study the three-transistors-one-capacitor synaptic cell design, aiming to enhance computing performance and scalability. Through comprehensive device-level modeling and system-level simulation, assessment is done on how the transistor characteristics influence DNN training accuracy and reveal critical design strategies. A novel cell design methodology that optimizes computing performance while minimizing cell area is proposed, thereby enhancing scalability. Additionally, development guidelines for cell components are provided, identifying oxide-based semiconductors as a promising channel material for transistors. This research contributes valuable insights for the development of future analog DNN training accelerators using capacitor-based synaptic cell, with a focus on addressing the current limitations and maximizing efficiency.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Design of An Analog Circuit-Based Artificial Neural Network
    Gencer, Fikret Basar
    Xhafa, Xhesila
    Inam, Benan Beril
    Yelten, Mustafa Berke
    2019 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO 2019), 2019, : 379 - 383
  • [22] Design and validation of an artificial neural network based on analog circuits
    Fikret Başar Gencer
    Xhesila Xhafa
    Benan Beril İnam
    Mustafa Berke Yelten
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 475 - 483
  • [23] Design of a high-efficiency perovskite solar cell based on photonic crystal in the absorption layer
    Fatehi, Narin
    Olyaee, Saeed
    Seifouri, Mahmood
    Parandin, Fariborz
    OPTICAL AND QUANTUM ELECTRONICS, 2024, 56 (03)
  • [24] Design and validation of an artificial neural network based on analog circuits
    Gencer, Fikret Basar
    Xhafa, Xhesila
    Inam, Benan Beril
    Yelten, Mustafa Berke
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (03) : 475 - 483
  • [25] Design of a high-efficiency perovskite solar cell based on photonic crystal in the absorption layer
    Narin Fatehi
    Saeed Olyaee
    Mahmood Seifouri
    Fariborz Parandin
    Optical and Quantum Electronics, 2024, 56
  • [26] Design and Performance of a High-efficiency Cell-electrofusion Device
    Yang, Jun
    Yang, Jing
    You, Qinghe
    Hu, Ning
    Li, Yong
    Chen, Jie
    Li, Tingyu
    Xu, Jing
    Cao, Yi
    ADVANCES IN MECHANICAL ENGINEERING, PTS 1-3, 2011, 52-54 : 664 - +
  • [27] High-Efficiency Video Coding using Neural Network-based Non-Local Transform
    Saraswat, Nidhi
    Rao, Batani Raghavendra
    Shulda, Gaurav
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [28] Programmable neuronal-synaptic transistors based on 2D MXene for a high-efficiency neuromorphic hardware network
    Zhang, Xianghong
    Wu, Shengyuan
    Yu, Rengjian
    Li, Enlong
    Liu, Di
    Gao, Changsong
    Hu, Yuanyuan
    Guo, Tailiang
    Chen, Huipeng
    MATTER, 2022, 5 (09) : 3023 - 3040
  • [29] Prediction of equilibrated postdialysis BUN by an artificial neural network in high-efficiency hemodialysis
    Guh, JY
    Yang, CY
    Yang, JM
    Chen, LM
    Lai, YH
    AMERICAN JOURNAL OF KIDNEY DISEASES, 1998, 31 (04) : 638 - 646
  • [30] Achieving High In Situ Training Accuracy and Energy Efficiency with Analog Non-Volatile Synaptic Devices
    Huang, Shanshi
    Sun, Xiaoyu
    Peng, Xiaochen
    Jiang, Hongwu
    Yu, Shimeng
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2022, 27 (04)