Design Strategies of Capacitor-Based Synaptic Cell for High-Efficiency Analog Neural Network Training

被引:0
|
作者
Lee, Byoungwoo [1 ]
Ji, Wonjae [1 ]
Kim, Hyejin [1 ]
Han, Seungmin [1 ]
Park, Geonwoong [2 ]
Hur, Pyeongkang [1 ]
Jeon, Gilsu [3 ]
Lee, Hyung-Min [4 ]
Chung, Yoonyoung [3 ]
Son, Junwoo [1 ]
Noh, Yong-Young [2 ]
Kim, Seyoung [1 ]
机构
[1] POSTECH, Dept Mat Sci & Engn, Pohang 37673, South Korea
[2] POSTECH, Dept Chem Engn, Pohang 37673, South Korea
[3] POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[4] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
analog computing; capacitor-based synaptic cell; crossbar array; in-memory computing; resistive processing unit; thin-film transistors; IN-MEMORY; DEVICES; ARRAY; ACCELERATION; TRANSISTOR; AI;
D O I
10.1002/aisy.202400600
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Analog in-memory computing, leveraging resistive switching cross-point devices known as resistive processing units (RPUs), offers substantial improvements in the performance and energy efficiency of deep neural network (DNN) training. Among the promising candidates for RPU devices, the capacitor-based synaptic circuit stands out due to its near-ideal switching characteristics. However, despite its potential, challenges such as large cell areas and retention issues remain to be addressed. In this work, we study the three-transistors-one-capacitor synaptic cell design, aiming to enhance computing performance and scalability. Through comprehensive device-level modeling and system-level simulation, assessment is done on how the transistor characteristics influence DNN training accuracy and reveal critical design strategies. A novel cell design methodology that optimizes computing performance while minimizing cell area is proposed, thereby enhancing scalability. Additionally, development guidelines for cell components are provided, identifying oxide-based semiconductors as a promising channel material for transistors. This research contributes valuable insights for the development of future analog DNN training accelerators using capacitor-based synaptic cell, with a focus on addressing the current limitations and maximizing efficiency.
引用
收藏
页数:16
相关论文
共 50 条
  • [1] A High-Efficiency Capacitor-Based Battery Equalizer for Electric Vehicles
    Alvarez-Diazcomas, Alfredo
    Estevez-Ben, Adyr A.
    Rodriguez-Resendiz, Juvenal
    Carrillo-Serrano, Roberto V.
    Alvarez-Alvarado, Jose M.
    SENSORS, 2023, 23 (11)
  • [2] Capacitor-Based Synaptic Devices for Hardware Spiking Neural Networks
    Hwang, Sungmin
    Yu, Junsu
    Lee, Geun Ho
    Song, Min Suk
    Chang, Jeesoo
    Min, Kyung Kyu
    Jang, Taejin
    Lee, Jong-Ho
    Park, Byung-Gook
    Kim, Hyungjin
    IEEE ELECTRON DEVICE LETTERS, 2022, 43 (04) : 549 - 552
  • [3] Investigation of Coupling Effect on Capacitor-based Neural Network
    Yu, Junsu
    Hwang, Sungmin
    Kim, Hyungjin
    Park, Byung-Gook
    2022 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2022,
  • [4] Capacitor-based Cross-point Array for Analog Neural Network with Record Symmetry and Linearity
    Li, Y.
    Kim, S.
    Sun, X.
    Solomon, P.
    Gokmen, T.
    Tsai, H.
    Koswatta, S.
    Ren, Z.
    Mo, R.
    Yeh, C. C.
    Haensch, W.
    Leobandung, E.
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 25 - 26
  • [5] Switched capacitor-based integrate-and-fire neural network
    Hajtás, D
    Duracková, D
    Benyon-Tinker, G
    STATE OF THE ART IN COMPUTATIONAL INTELLIGENCE, 2000, : 50 - 55
  • [6] Design and implementation of switched capacitor-based high gain converter
    Jayanthi, K.
    Gnanavadivel, J.
    Geetha Priyadharcini, B.
    Issath Fathima, R.
    Radha, K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [7] Synchronized Analog Capacitor Arrays for Parallel Convolutional Neural Network Training
    Leobandung, E.
    Rasch, M. J.
    Li, Y.
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 387 - 390
  • [8] A High-Efficiency FPGA-Based Accelerator for Binarized Neural Network
    Guo, Peng
    Ma, Hong
    Chen, Ruizhi
    Wang, Donglin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28
  • [9] Synergetic Triple Absorber Based High-Efficiency Solar Cell Design
    Gopila, M.
    Prabu, R. Thandaiah
    Kumar, A. T. A. Kishore
    Kumar, Atul
    ADVANCED THEORY AND SIMULATIONS, 2024, 7 (08)
  • [10] Partitionable High-Efficiency Multilayer Diffractive Optical Neural Network
    Long, Yongji
    Wang, Zirong
    He, Bin
    Nie, Ting
    Zhang, Xingxiang
    Fu, Tianjiao
    SENSORS, 2022, 22 (19)