Impact of source/drain lateral straggle on GIDL current of low SS NC-FinFET

被引:0
|
作者
Maurya, Ravindra Kumar [1 ]
Kumar, Vivek [1 ]
Saha, Rajesh [1 ]
Bhowmick, Brinda [1 ]
机构
[1] NIT Silchar, Dept Elect & Commun Engn, Silchar, Assam, India
关键词
Negative capacitance FinFET; gate-induced-drain-leakage (GIDL); gaussian doping; lateral straggle (sigma); cut-off frequency (f(t)); INDUCED-DRAIN-LEAKAGE; NEGATIVE CAPACITANCE TRANSISTOR; HIGH ON-CURRENT; PERFORMANCE; MODEL; MFIS; UNDERLAP; CHARGES; SILICON; MOSFET;
D O I
10.1080/00207217.2024.2408798
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the gate-induced drain leakage (GIDL) issue in negative capacitance (NC-FinFET) has been comprehensively addressed using Sentaurus 3-D TCAD simulations. Incorporation of ferroelectric (FE) materials in the gate stack of NC-FinFET increases with current by 12% compared to that of baseline FinFET. A steeper sub-threshold swing (SS) of 8 mV/dec is achieved at a FE-thickness of 5 nm at a lateral straggle; (sigma) = 0 nm. GIDL behaviour with respect to the variation of source/drain sigma and gate oxide thicknesses of NC-FinFET with and without the presence of the GateTunneling model is thoroughly investigated. Investigations demonstrate that in NC-FinFET, there are steeper energy band profiles near source/drain owing to coupling of fringing fields to the ferroelectric layer, which exhibits a larger and prior commencement of the longitudinal band to band tunnelling current compared to conventional FinFET. Moreover, the effect of variation of sigma on various parameters viz. SS, capacitance and transconductance has also been investigated, which shows better results for lower sigma values. At sigma = 0 nm, drain-induced barrier lowering is -187.23 mV/V as compared to that of sigma = 5 nm, which is -355.3 mV/V. Furthermore, we have also investigated drain current noise spectral density (S-ID) and gate voltage noise spectral density (S-VG) with respect to fin width (W-FIN) at the optimised sigma value.
引用
收藏
页数:19
相关论文
共 49 条
  • [31] Impact of Metal Nitrides on Contact Resistivity of Metal-Interlayer-Semiconductor Source/Drain in Sub-14 nm n-Type Si FinFET
    Ahn, Juhan
    Kim, Jeong-Kyu
    Kim, Jong-Kook
    Kim, Jinok
    Park, Jin-Hong
    Yu, Hyun-Yong
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (05) : 3084 - 3088
  • [32] Impact of Tungsten Capping Layer on Yttrium Silicide for Low-Resistance n+-Source/Drain Contacts
    Isogai, Tatsunori
    Tanaka, Hiroaki
    Goto, Tetsuya
    Teramoto, Akinobu
    Sugawa, Shigetoshi
    Ohmi, Tadahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [33] QUARTER-MICROMETER LOW-NOISE PSEUDOMORPHIC GAAS HEMTS WITH EXTREMELY LOW DEPENDENCE OF THE NOISE-FIGURE ON DRAIN SOURCE CURRENT
    WENGER, J
    IEEE ELECTRON DEVICE LETTERS, 1993, 14 (01) : 16 - 18
  • [34] Investigation of Temperature and Source/Drain Overlap Impact on Negative Capacitance Silicon Nanotube FET (NC Si NTFET) with Sub-60mV/decade Switching
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Samoju, Visweswara Rao
    Saramekala, Gopi Krishna
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 (19) : 800 - 806
  • [35] Impact of the Ge Content on the Bandgap-Narrowing Induced Leakage Current of Recessed Si1-xGex Source/Drain Junctions
    Gonzalez, Mireia Bargallo
    Simoen, Eddy
    Vissouvanadin, Bertrand
    Verheyen, Peter
    Loo, Roger
    Claeys, Cor
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (07) : 1418 - 1423
  • [36] The Impact of Uniaxial Strain on Low Frequency Noise of Nanoscale PMOSFETs with e-SiGe and i-SiGe Source/Drain
    Yeh, Kuo-Liang
    Hong, Wei-Lun
    Guo, Jyh-Chyum
    2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 316 - 319
  • [37] Impact of strain and source/drain engineering on the low frequency noise behaviour in n-channel tri-gate FinFETs
    Guo, W.
    Cretu, B.
    Routoure, J. -M.
    Carin, R.
    Simoen, E.
    Mercha, A.
    Collaert, N.
    Put, S.
    Claeys, C.
    SOLID-STATE ELECTRONICS, 2008, 52 (12) : 1889 - 1894
  • [38] Analytical Modeling of Drain-Source Current Anomalies in ssDNA-SET-A Low Power Nano Device for Future Electronics Applications
    Sharma, Vishal
    Saraf, Vipul
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2013, 10 (09) : 1979 - 1983
  • [39] Improved Drain Current Characteristics of Germanium Source Triple Material Double Gate Hetero-Dielectric Stacked TFET for Low Power Applications
    Rani, C. Sheeja Herobin
    Bagan, K. Bhoopathy
    Roach, R. Solomon
    SILICON, 2021, 13 (08) : 2753 - 2762
  • [40] Improved Drain Current Characteristics of Germanium Source Triple Material Double Gate Hetero-Dielectric Stacked TFET for Low Power Applications
    C. Sheeja Herobin Rani
    K. Bhoopathy Bagan
    R. Solomon Roach
    Silicon, 2021, 13 : 2753 - 2762