A SFQ-to-CMOS Interface Circuit Based on SiGe BiCMOS for Josephson-CMOS Hybrid System

被引:0
|
作者
Chen, Zhichao [1 ,2 ]
Zhang, Xingyu [1 ,2 ]
You, Lixing [1 ,2 ]
Li, Lingyun [1 ,2 ]
机构
[1] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol SIMIT, Shanghai Key Lab Supercond Integrated Circuit Tech, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] Univ Chinese Acad Sci UCAS, 19 Yuquan Rd, Beijing 100049, Peoples R China
关键词
Superconducting computers; Superconductor-semiconductor interface; Josephson-CMOS hybrid memory; SFQ-CMOS interconnection; Cryogenic SiGe BiCMOS; Cryogenic signal conversion; AMPLIFIERS; HBT;
D O I
10.1007/s10909-025-03291-6
中图分类号
O59 [应用物理学];
学科分类号
摘要
In this article, a novel DC-biased interface for multi-channel superconducting computers was designed, fabricated, and tested. Conventional interfaces for Josephson-CMOS memory rely on Josephson latching drivers (JLDs) or SQUID (Superconducting Quantum Interference Device) stacks to convert weak signals. However, SQUID stacks achieve high frequencies (tens of GHz) but produce only a few millivolts of output and occupy large areas, while JLDs provide higher output voltages (tens of millivolts) but require AC bias. To address these limitations, an interface based on SiGe BiCMOS (Silicon-Germanium Bipolar CMOS) technology was proposed, integrating the functions of JLDs and CMOS amplifiers into a single chip. Fabricated using a 130 nm SiGe BiCMOS process, the interface converts 200 mu V to 1.2 V with a power consumption of only 386 mu W per channel at 4.2 K. Low-frequency measurements demonstrated 21-channel signal conversion without the need for clock synchronization or additional amplifiers, significantly simplifying the cryogenic system. The proposed interface features key advantages, including DC bias, high gain, and asynchronous operation, making it a practical solution for superconductor-semiconductor signal conversion. While its maximum speed is currently limited, this interface represents a promising step toward scalable, energy-efficient multi-channel superconducting computers.
引用
收藏
页数:13
相关论文
共 50 条
  • [42] A CMOS analog front-end circuit for an FDM-based ADSL system
    Chang, ZY
    Macq, D
    Haspeslagh, D
    Spruyt, PMP
    Goffart, BLAG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) : 1449 - 1456
  • [43] A CMOS PUF Circuit Primitive Based on a Two-Dimensional Nonlinear Dynamical System
    Addabbo, T.
    Di Marco, M.
    Fort, A.
    Mugnaini, M.
    Takaloo, H.
    Vignoli, V.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [44] Device and Circuit Performance of the Future Hybrid III-V and Ge-Based CMOS Technology
    Benbakhti, Brahim
    Chan, Kah Hou
    Soltani, Ali
    Kalna, Karol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (10) : 3893 - 3899
  • [45] Integrated Accelerometer with Capacitance to Digital Interface Circuit Design based on monolithic 0.18μm CMOS MEMS technology
    Wang, Chun-Chieh
    Fan, Long-Sheng
    Wen, Kuei-Ann
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1790 - 1793
  • [46] Hybrid architecture based on two-dimensional memristor crossbar array and CMOS integrated circuit for edge computing
    Kumar, Pratik
    Zhu, Kaichen
    Gao, Xu
    Wang, Sui-Dong
    Lanza, Mario
    Thakur, Chetan Singh
    NPJ 2D MATERIALS AND APPLICATIONS, 2022, 6 (01)
  • [47] Hybrid architecture based on two-dimensional memristor crossbar array and CMOS integrated circuit for edge computing
    Pratik Kumar
    Kaichen Zhu
    Xu Gao
    Sui-Dong Wang
    Mario Lanza
    Chetan Singh Thakur
    npj 2D Materials and Applications, 6
  • [48] An Efficient Self-Powered Piezoelectric Energy Harvesting CMOS Interface Circuit Based on Synchronous Charge Extraction Technique
    Shi, Ge
    Xia, Yinshui
    Wang, Xiudeng
    Qian, Libo
    Ye, Yidie
    Li, Qing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (02) : 804 - 817
  • [49] Analog CMOS Circuit Implementation of a System of Pulse-Coupled Oscillators for Spike-based Computation
    Matsuzaka, Kenji
    Nakada, Kazuki
    Morie, Takashi
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2849 - 2852
  • [50] Portable Optical Epidural Needle-A CMOS-Based System Solution and Its Circuit Design
    Gong, Cihun-Siyong Alex
    Lin, Shih-Pin
    Mandell, M. Susan
    Tsou, Mei-Yung
    Chang, Yin
    Ting, Chien-Kun
    PLOS ONE, 2014, 9 (08):