A SFQ-to-CMOS Interface Circuit Based on SiGe BiCMOS for Josephson-CMOS Hybrid System

被引:0
|
作者
Chen, Zhichao [1 ,2 ]
Zhang, Xingyu [1 ,2 ]
You, Lixing [1 ,2 ]
Li, Lingyun [1 ,2 ]
机构
[1] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol SIMIT, Shanghai Key Lab Supercond Integrated Circuit Tech, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] Univ Chinese Acad Sci UCAS, 19 Yuquan Rd, Beijing 100049, Peoples R China
关键词
Superconducting computers; Superconductor-semiconductor interface; Josephson-CMOS hybrid memory; SFQ-CMOS interconnection; Cryogenic SiGe BiCMOS; Cryogenic signal conversion; AMPLIFIERS; HBT;
D O I
10.1007/s10909-025-03291-6
中图分类号
O59 [应用物理学];
学科分类号
摘要
In this article, a novel DC-biased interface for multi-channel superconducting computers was designed, fabricated, and tested. Conventional interfaces for Josephson-CMOS memory rely on Josephson latching drivers (JLDs) or SQUID (Superconducting Quantum Interference Device) stacks to convert weak signals. However, SQUID stacks achieve high frequencies (tens of GHz) but produce only a few millivolts of output and occupy large areas, while JLDs provide higher output voltages (tens of millivolts) but require AC bias. To address these limitations, an interface based on SiGe BiCMOS (Silicon-Germanium Bipolar CMOS) technology was proposed, integrating the functions of JLDs and CMOS amplifiers into a single chip. Fabricated using a 130 nm SiGe BiCMOS process, the interface converts 200 mu V to 1.2 V with a power consumption of only 386 mu W per channel at 4.2 K. Low-frequency measurements demonstrated 21-channel signal conversion without the need for clock synchronization or additional amplifiers, significantly simplifying the cryogenic system. The proposed interface features key advantages, including DC bias, high gain, and asynchronous operation, making it a practical solution for superconductor-semiconductor signal conversion. While its maximum speed is currently limited, this interface represents a promising step toward scalable, energy-efficient multi-channel superconducting computers.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] New Delay-Time Measurements on a 64-kb Josephson-CMOS Hybrid Memory With a 600-ps Access Time
    Fujiwara, Kan
    Liu, Qingguo
    Van Duzer, Theodore
    Meng, Xiaofan
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2010, 20 (01) : 14 - 20
  • [32] Design and Demonstration of an Adiabatic-Quantum-Flux-Parametron Field-Programmable Gate Array Using Josephson-CMOS Hybrid Memories
    Okuma, Yukihiro
    Takeuchi, Naoki
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2019, 29 (08)
  • [33] 64-kb Hybrid Josephson-CMOS 4 Kelvin RAM With 400 ps Access Time and 12 mW Read Power
    Van Duzer, Theodore
    Zheng, Lizhen
    Whiteley, Stephen R.
    Kim, Hoki
    Kim, Jaewoo
    Meng, Xiaofan
    Ortlepp, Thomas
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2013, 23 (03)
  • [34] A 0.13-μm CMOS Interface Circuit for a MEMS Resonator-Based Vacuum Measurement System
    Taghvaei, M. Ali
    Cicek, Paul-Vahe
    Allidina, Karim
    Nabki, Frederic
    El-Gamal, Mourad N.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (12) : 3136 - 3144
  • [35] A Low Power Interface Circuit Design for a CMOS Based Smart Optical Sensor
    Yohannes, Israel
    Assaad, Maher M.
    Meriaudeau, Fabrice
    2012 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS), 2012, : 199 - 203
  • [36] A Carry Lookahead Adder Based on Hybrid CMOS-Memristor Logic Circuit
    Liu, Gongzhi
    Zheng, Lijing
    Wang, Guangyi
    Shen, Yiran
    Liang, Yan
    IEEE ACCESS, 2019, 7 : 43691 - 43696
  • [37] A CMOS Based Fast High-Voltage Generation Circuit for BiCMOS Embedded RF-MEMS Applications
    Kaynak, Mehmet
    Purdy, Michael
    Wietstruck, Matthias
    Zhang, Wogong
    Tillack, Bernd
    2013 IEEE 13TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2013, : 21 - 23
  • [38] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Mamoru Ishizaka
    Michihiro Shintani
    Michiko Inoue
    Journal of Electronic Testing, 2020, 36 : 537 - 546
  • [39] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Ishizaka, Mamoru
    Shintani, Michihiro
    Inoue, Michiko
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (04): : 537 - 546
  • [40] A system design method of micro-g silicon accelerometer with a CMOS precision interface circuit
    Wang, HY
    Li, YM
    Chen, HY
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 800 - 803