共 50 条
- [11] A low latency architecture for computing multiplicative inverses and divisions in GF(2m) IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (08): : 789 - 793
- [19] Two systolic architectures for multiplication in GF(2m) IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (06): : 375 - 382