Switch-level test generation system for synchronous and asynchronous circuits

被引:0
|
作者
Einspahr, Kent L. [1 ]
Seth, Sharad C. [1 ]
机构
[1] Concordia Coll, Seward, United States
关键词
Algorithms - Asynchronous sequential logic - CMOS integrated circuits - Failure analysis - Integrated circuit testing - Stability - Transistors;
D O I
暂无
中图分类号
学科分类号
摘要
In the developed switch-level system for synchronous and asynchronous circuits, a new algorithm for fully automatic switch-level test generation and an existing fault simulator are integrated. For synchronous circuits, the time-frame based algorithm employs asynchronous processing within each clock phase to model the passage of time. In asynchronous circuits, the algorithm uses asynchronous processing to reach stability within and between modules. The test generators presented utilizes the monotonicity of the logic network to speed up the search for a solution. Results obtained in benchmark circuits show that the test generator outperforms an existing switch-level test generator both in time and space requirements. The algorithm is suitable for mixed-level test generation.
引用
收藏
页码:59 / 73
相关论文
共 50 条