State machine design using the set-or-hold method

被引:0
|
作者
Sandige, R.S. [1 ]
机构
[1] Univ of Wyoming, Laramie, United States
关键词
Logic circuits - Logic design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a method for the design of synchronous sequential state machines. The method can be used to write the next state output equations for state machines from a timing diagram, from a state diagram, or from an algorithmic state machine chart. The classification of logic circuits is presented to show where synchronous sequential state machines lie in the realm of logic circuit design. The set-or-hold method involves obtaining the excitation input equations for D-type bistables. After a review of the three types of circuit models for synchronous state machines and the introduction of the synchronous design process, the author applies the set-or-hold method to obtain the next state output equations for three different logic descriptions of Moore, Mealy, and mixed type machines.
引用
收藏
相关论文
共 50 条
  • [21] Innovation method in machine design
    Perseke, W.
    Konstruktion: Organ Der VDI Gesellschaft Konstruktion und Entwicklung, 1996, 48 (10): : 329 - 335
  • [22] Design of piezoelectric actuators using a multiphase level set method of piecewise constants
    Luo, Zhen
    Tong, Liyong
    Luo, Junzhao
    Wei, Peng
    Wang, Michael Yu
    JOURNAL OF COMPUTATIONAL PHYSICS, 2009, 228 (07) : 2643 - 2659
  • [23] Optimal Topology Design of Magnetic Devices Using Level-Set Method
    Park, Sang-in
    Min, Seungjae
    IEEE TRANSACTIONS ON MAGNETICS, 2009, 45 (03) : 1610 - 1613
  • [24] State machine design in C++
    Lafreniere, David
    C/C++ Users Journal, 2000, 18 (05): : 60 - 66
  • [25] New Design Method of Solid Propellant Grain Using Machine Learning
    Oh, Seok-Hwan
    Lee, Hyoung Jin
    Roh, Tae-Seong
    PROCESSES, 2021, 9 (06)
  • [26] Design of a Reversible Finite State Machine
    Wu Y.
    Zhang Y.
    Wang L.-Y.
    Chu Z.-F.
    Xia Y.-S.
    1600, Chinese Institute of Electronics (48): : 2226 - 2232
  • [27] Design of the State Machine for A/D Converter
    Kubar, Miloslav
    Jakovenko, Jiri
    ASDAM 2008, CONFERENCE PROCEEDINGS, 2008, : 171 - 174
  • [28] The Effect of Sample/Hold Time on Initial Feasible Set in Model Predictive Control Design
    Zhou, Dexiang
    Ling, K. V.
    2013 3RD AUSTRALIAN CONTROL CONFERENCE (AUCC), 2013, : 212 - 217
  • [29] Multiplier Design using MTCMOS with Adaptive Hold Logic
    Parveen, P. Kamila
    Priya, C.
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 162 - 166
  • [30] Finite State Machine Based Dynamic Dependency Modeling and Updating Method for Product Design
    Fan H.
    Liu Y.
    Qian B.
    Yang L.
    Yang G.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2019, 31 (05): : 831 - 841